blob: 18bd37e91cee54da339d67de7812a7978f32e1eb [file] [log] [blame]
Heiko Schochera772a162008-08-19 10:08:49 +02001/*
2 * (C) Copyright 2008
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_8260 1
33#define CONFIG_MPC8260 1
34#define CONFIG_MUAS3001 1
35
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020036#define CONFIG_SYS_TEXT_BASE 0xFF000000
37
Heiko Schochera772a162008-08-19 10:08:49 +020038#define CONFIG_CPM2 1 /* Has a CPM2 */
39
40/* Do boardspecific init */
41#define CONFIG_BOARD_EARLY_INIT_R 1
42
Heiko Schocher4ddfb852008-09-08 10:20:19 +020043/* enable Watchdog */
44#define CONFIG_WATCHDOG 1
45
Heiko Schochera772a162008-08-19 10:08:49 +020046/*
47 * Select serial console configuration
48 *
49 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
50 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
51 * for SCC).
52 */
53#define CONFIG_CONS_ON_SMC /* Console is on SMC */
54#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
55#undef CONFIG_CONS_NONE /* It's not on external UART */
56#if defined(CONFIG_MUAS_DEV_BOARD)
57#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
58#else
59#define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
60#endif
61
62/*
63 * Select ethernet configuration
64 *
65 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
66 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
67 * SCC, 1-3 for FCC)
68 *
69 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
70 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
71 * must be unset.
72 */
73#undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
74#define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
75#undef CONFIG_ETHER_NONE /* No external Ethernet */
76
77#define CONFIG_ETHER_INDEX 1
78#define CONFIG_ETHER_ON_FCC1
Marcel Ziswilerf0c8d422009-09-11 07:50:33 -040079#define CONFIG_HAS_ETH0
Heiko Schochera772a162008-08-19 10:08:49 +020080#define FCC_ENET
81
82/*
83 * - Rx-CLK is CLK11
84 * - Tx-CLK is CLK12
85 */
Mike Frysinger109de972011-10-17 05:38:58 +000086# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
87# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
Heiko Schochera772a162008-08-19 10:08:49 +020088/*
89 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091# define CONFIG_SYS_CPMFCR_RAMTYPE (0)
Heiko Schochera772a162008-08-19 10:08:49 +020092/* know on local Bus */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093/* define CONFIG_SYS_CPMFCR_RAMTYPE (CPMFCR_DTB | CPMFCR_BDB) */
Heiko Schochera772a162008-08-19 10:08:49 +020094/*
95 * - Enable Full Duplex in FSMR
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
Heiko Schochera772a162008-08-19 10:08:49 +020098
99#define CONFIG_MII /* MII PHY management */
100#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101# define CONFIG_SYS_PHY_ADDR 1
Heiko Schochera772a162008-08-19 10:08:49 +0200102/*
103 * GPIO pins used for bit-banged MII communications
104 */
105#define MDIO_PORT 0 /* Port A */
Luigi 'Comio' Mantellini25e30722009-10-10 12:42:22 +0200106#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
107 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
108#define MDC_DECLARE MDIO_DECLARE
109
Heiko Schochera772a162008-08-19 10:08:49 +0200110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MDIO_PIN 0x00200000 /* PA10 */
112#define CONFIG_SYS_MDC_PIN 0x00400000 /* PA9 */
Heiko Schochera772a162008-08-19 10:08:49 +0200113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
115#define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
116#define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
Heiko Schochera772a162008-08-19 10:08:49 +0200117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
119 else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
Heiko Schochera772a162008-08-19 10:08:49 +0200120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
122 else iop->pdat &= ~CONFIG_SYS_MDC_PIN
Heiko Schochera772a162008-08-19 10:08:49 +0200123
124#define MIIDELAY udelay(1)
125
126#ifndef CONFIG_8260_CLKIN
127#define CONFIG_8260_CLKIN 66000000 /* in Hz */
128#endif
129
130#define CONFIG_BAUDRATE 115200
131
132/*
133 * Command line configuration.
134 */
135#include <config_cmd_default.h>
136
Heiko Schochera6406692008-09-08 10:21:11 +0200137#define CONFIG_CMD_DTT
Heiko Schochera772a162008-08-19 10:08:49 +0200138#define CONFIG_CMD_ECHO
139#define CONFIG_CMD_IMMAP
140#define CONFIG_CMD_MII
141#define CONFIG_CMD_PING
142#define CONFIG_CMD_I2C
143
144/*
145 * Default environment settings
146 */
147#define CONFIG_EXTRA_ENV_SETTINGS \
148 "netdev=eth0\0" \
149 "u-boot_addr_r=100000\0" \
150 "kernel_addr_r=200000\0" \
151 "fdt_addr_r=400000\0" \
152 "rootpath=/opt/eldk/ppc_6xx\0" \
153 "u-boot=muas3001/u-boot.bin\0" \
154 "bootfile=muas3001/uImage\0" \
155 "fdt_file=muas3001/muas3001.dtb\0" \
156 "ramdisk_file=uRamdisk\0" \
157 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
158 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
159 "cp.b ${u-boot_addr_r} ff000000 ${filesize};" \
160 "prot on ff000000 ff03ffff\0" \
161 "ramargs=setenv bootargs root=/dev/ram rw\0" \
162 "nfsargs=setenv bootargs root=/dev/nfs rw " \
163 "nfsroot=${serverip}:${rootpath}\0" \
164 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
165 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
166 "addip=setenv bootargs ${bootargs} " \
167 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
168 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
169 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
170 "tftp ${fdt_addr_r} ${fdt_file}; run nfsargs addip addcons;" \
171 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
172 "net_self=tftp ${kernel_addr_r} ${bootfile}; " \
173 "tftp ${fdt_addr_r} ${fdt_file}; " \
174 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
175 "run ramargs addip; " \
176 "bootm ${kernel_addr_r} ${ramdisk_addr} ${fdt_addr_r}\0" \
177 "ramdisk_addr=ff210000\0" \
178 "kernel_addr=ff050000\0" \
179 "fdt_addr=ff200000\0" \
180 "flash_self=run ramargs addip addcons;bootm ${kernel_addr}" \
181 " ${ramdisk_addr} ${fdt_addr}\0" \
182 "updateramdisk=era ${ramdisk_addr} +1f0000;tftpb ${kernel_addr_r}" \
183 " ${ramdisk_file};" \
184 "cp.b ${kernel_addr_r} ${ramdisk_addr} ${filesize}\0" \
185 "updatekernel=era ${kernel_addr} +1b0000;tftpb ${kernel_addr_r}" \
186 " ${bootfile};" \
187 "cp.b ${kernel_addr_r} ${kernel_addr} ${filesize}\0" \
188 "updatefdt=era ${fdt_addr} +10000;tftpb ${fdt_addr_r} ${fdt_file};" \
189 "cp.b ${fdt_addr_r} ${fdt_addr} ${filesize}\0" \
190 ""
191
192#define CONFIG_BOOTCOMMAND "run net_nfs"
193#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
194
Heiko Schochera772a162008-08-19 10:08:49 +0200195/*
196 * Miscellaneous configurable options
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_HUSH_PARSER
199#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
200#define CONFIG_SYS_LONGHELP /* undef to save memory */
201#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Heiko Schochera772a162008-08-19 10:08:49 +0200202#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Heiko Schochera772a162008-08-19 10:08:49 +0200204#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Heiko Schochera772a162008-08-19 10:08:49 +0200206#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
208#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
209#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Heiko Schochera772a162008-08-19 10:08:49 +0200210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
212#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Heiko Schochera772a162008-08-19 10:08:49 +0200213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Heiko Schochera772a162008-08-19 10:08:49 +0200215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Heiko Schochera772a162008-08-19 10:08:49 +0200217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Heiko Schochera772a162008-08-19 10:08:49 +0200219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_SDRAM_BASE 0x00000000
221#define CONFIG_SYS_FLASH_BASE 0xFF000000
222#define CONFIG_SYS_FLASH_SIZE 32
223#define CONFIG_SYS_FLASH_CFI
Heiko Schochera772a162008-08-19 10:08:49 +0200224#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
226#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
Heiko Schochera772a162008-08-19 10:08:49 +0200227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Heiko Schochera772a162008-08-19 10:08:49 +0200229
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200230#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
232#define CONFIG_SYS_RAMBOOT
Heiko Schochera772a162008-08-19 10:08:49 +0200233#endif
234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
Heiko Schochera772a162008-08-19 10:08:49 +0200236
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200237#define CONFIG_ENV_IS_IN_FLASH
Heiko Schochera772a162008-08-19 10:08:49 +0200238
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200239#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200240#define CONFIG_ENV_SECT_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200242#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schochera772a162008-08-19 10:08:49 +0200243
244/*
245 * I2C Bus
246 */
247#define CONFIG_HARD_I2C 1 /* To enable I2C support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
249#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schochera772a162008-08-19 10:08:49 +0200250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
Heiko Schochera6406692008-09-08 10:21:11 +0200252/* I2C SYSMON (LM75, AD7414 is almost compatible) */
253#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
254#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_DTT_MAX_TEMP 70
256#define CONFIG_SYS_DTT_LOW_TEMP -30
257#define CONFIG_SYS_DTT_HYSTERESIS 3
Heiko Schochera6406692008-09-08 10:21:11 +0200258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_IMMR 0xF0000000
260#define CONFIG_SYS_DEFAULT_IMMR 0x0F010000
Heiko Schochera772a162008-08-19 10:08:49 +0200261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200263#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200264#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schochera772a162008-08-19 10:08:49 +0200266
267/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_HRCW_MASTER 0x0E028200 /* BPS=11 CIP=1 ISB=010 BMS=1 */
Heiko Schochera772a162008-08-19 10:08:49 +0200269
270/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_HRCW_SLAVE1 0
272#define CONFIG_SYS_HRCW_SLAVE2 0
273#define CONFIG_SYS_HRCW_SLAVE3 0
274#define CONFIG_SYS_HRCW_SLAVE4 0
275#define CONFIG_SYS_HRCW_SLAVE5 0
276#define CONFIG_SYS_HRCW_SLAVE6 0
277#define CONFIG_SYS_HRCW_SLAVE7 0
Heiko Schochera772a162008-08-19 10:08:49 +0200278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
280#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schochera772a162008-08-19 10:08:49 +0200281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Heiko Schochera772a162008-08-19 10:08:49 +0200283#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schochera772a162008-08-19 10:08:49 +0200285#endif
286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_HID0_INIT 0
288#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
Heiko Schochera772a162008-08-19 10:08:49 +0200289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_HID2 0
Heiko Schochera772a162008-08-19 10:08:49 +0200291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_SIUMCR 0x00200000
293#define CONFIG_SYS_BCR 0x004c0000
294#define CONFIG_SYS_SCCR 0x0
Heiko Schochera772a162008-08-19 10:08:49 +0200295
296/*-----------------------------------------------------------------------
Heiko Schocher4ddfb852008-09-08 10:20:19 +0200297 * SYPCR - System Protection Control 4-35
298 * SYPCR can only be written once after reset!
299 *-----------------------------------------------------------------------
300 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
301 */
302#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
Heiko Schocher4ddfb852008-09-08 10:20:19 +0200304 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
305#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
Heiko Schocher4ddfb852008-09-08 10:20:19 +0200307 SYPCR_SWRI|SYPCR_SWP)
308#endif /* CONFIG_WATCHDOG */
309
310/*-----------------------------------------------------------------------
Heiko Schochera772a162008-08-19 10:08:49 +0200311 * RMR - Reset Mode Register 5-5
312 *-----------------------------------------------------------------------
313 * turn on Checkstop Reset Enable
314 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_RMR 0
Heiko Schochera772a162008-08-19 10:08:49 +0200316
317/*-----------------------------------------------------------------------
318 * TMCNTSC - Time Counter Status and Control 4-40
319 *-----------------------------------------------------------------------
320 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
321 * and enable Time Counter
322 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
Heiko Schochera772a162008-08-19 10:08:49 +0200324
325/*-----------------------------------------------------------------------
326 * PISCR - Periodic Interrupt Status and Control 4-42
327 *-----------------------------------------------------------------------
328 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
329 * Periodic timer
330 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
Heiko Schochera772a162008-08-19 10:08:49 +0200332
333/*-----------------------------------------------------------------------
334 * RCCR - RISC Controller Configuration 13-7
335 *-----------------------------------------------------------------------
336 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_RCCR 0
Heiko Schochera772a162008-08-19 10:08:49 +0200338
339/*
340 * Init Memory Controller:
341 *
342 * Bank Bus Machine PortSz Device
343 * ---- --- ------- ------ ------
344 * 0 60x GPCM 32 bit FLASH
345 * 1 60x SDRAM 64 bit SDRAM
346 * 4 60x GPCM 16 bit I/O Ctrl
347 *
348 */
349/* Bank 0 - FLASH
350 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
Heiko Schochera772a162008-08-19 10:08:49 +0200352 BRx_PS_32 |\
353 BRx_MS_GPCM_P |\
354 BRx_V)
355
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_OR0_PRELIM (0xff000020)
Heiko Schochera772a162008-08-19 10:08:49 +0200357
358/* Bank 1 - 60x bus SDRAM
359 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
Heiko Schochera772a162008-08-19 10:08:49 +0200361
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_MPTPR 0x2800
Heiko Schochera772a162008-08-19 10:08:49 +0200363
364/*-----------------------------------------------------------------------------
365 * Address for Mode Register Set (MRS) command
366 *-----------------------------------------------------------------------------
367 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_MRS_OFFS 0x00000110
369#define CONFIG_SYS_PSRT 0x13
Heiko Schochera772a162008-08-19 10:08:49 +0200370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
Heiko Schochera772a162008-08-19 10:08:49 +0200372 BRx_PS_64 |\
373 BRx_MS_SDRAM_P |\
374 BRx_V)
375
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1_LITTLE
Heiko Schochera772a162008-08-19 10:08:49 +0200377
378/* SDRAM initialization values
379*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_OR1_LITTLE ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schochera772a162008-08-19 10:08:49 +0200381 ORxS_BPD_4 |\
382 ORxS_ROWST_PBI1_A7 |\
383 ORxS_NUMR_12)
384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_PSDMR_LITTLE 0x004b36a3
Heiko Schocher8a0b1d42008-09-08 10:19:36 +0200386
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_OR1_BIG ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schocher8a0b1d42008-09-08 10:19:36 +0200388 ORxS_BPD_4 |\
389 ORxS_ROWST_PBI1_A4 |\
390 ORxS_NUMR_12)
391
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_PSDMR_BIG 0x014f36a3
Heiko Schochera772a162008-08-19 10:08:49 +0200393
394/* IO on CS4 initialization values
395*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_IO_BASE 0xc0000000
397#define CONFIG_SYS_IO_SIZE 1
Heiko Schochera772a162008-08-19 10:08:49 +0200398
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_IO_BASE & BRx_BA_MSK) |\
Heiko Schocher50dd21c2008-09-10 11:15:28 +0200400 BRx_PS_16 | BRx_MS_GPCM_L | BRx_V)
Heiko Schochera772a162008-08-19 10:08:49 +0200401
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_OR4_PRELIM (0xfff80020)
Heiko Schochera772a162008-08-19 10:08:49 +0200403
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
Heiko Schochera772a162008-08-19 10:08:49 +0200405
406/* pass open firmware flat tree */
407#define CONFIG_OF_LIBFDT 1
408#define CONFIG_OF_BOARD_SETUP 1
409
Heiko Schochera772a162008-08-19 10:08:49 +0200410#define OF_TBCLK (bd->bi_busfreq / 4)
411#if defined(CONFIG_MUAS_DEV_BOARD)
412#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
413#else
414#define OF_STDOUT_PATH "/soc/cpm/serial@11a80"
415#endif
416
417#endif /* __CONFIG_H */