blob: 1c5c7f99cff098acd5f13f923f9f3060efc54a7b [file] [log] [blame]
Jacky Baid62ddc12019-08-08 09:59:08 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2018-2019 NXP
4 */
5
6#include <common.h>
7#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Jacky Baid62ddc12019-08-08 09:59:08 +00009#include <asm/io.h>
10#include <asm/arch/ddr.h>
11#include <asm/arch/clock.h>
12#include <asm/arch/sys_proto.h>
13
14void ddr_cfg_umctl2(struct dram_cfg_param *ddrc_cfg, int num)
15{
16 int i = 0;
17
18 for (i = 0; i < num; i++) {
19 reg32_write(ddrc_cfg->reg, ddrc_cfg->val);
20 ddrc_cfg++;
21 }
22}
23
Frieder Schrempf2a9b1f52019-12-11 10:01:19 +000024int ddr_init(struct dram_timing_info *dram_timing)
Jacky Baid62ddc12019-08-08 09:59:08 +000025{
26 unsigned int tmp, initial_drate, target_freq;
Frieder Schrempf2a9b1f52019-12-11 10:01:19 +000027 int ret;
Jacky Baid62ddc12019-08-08 09:59:08 +000028
Fabio Estevam9f7ee332019-12-11 17:37:09 -030029 debug("DDRINFO: start DRAM init\n");
Jacky Baid62ddc12019-08-08 09:59:08 +000030
31 /* Step1: Follow the power up procedure */
32 if (is_imx8mq()) {
33 reg32_write(SRC_DDRC_RCR_ADDR + 0x04, 0x8F00000F);
34 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F00000F);
35 reg32_write(SRC_DDRC_RCR_ADDR + 0x04, 0x8F000000);
36 } else {
37 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F00001F);
38 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F00000F);
39 }
40
41 debug("DDRINFO: cfg clk\n");
42 /* change the clock source of dram_apb_clk_root: source 4 800MHz /4 = 200MHz */
43 clock_set_target_val(DRAM_APB_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(4) |
44 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV4));
45
Jacky Baid62ddc12019-08-08 09:59:08 +000046 /* disable iso */
47 reg32_write(0x303A00EC, 0x0000ffff); /* PGC_CPU_MAPPING */
48 reg32setbit(0x303A00F8, 5); /* PU_PGC_SW_PUP_REQ */
49
Jacky Bai828d41b2019-08-08 09:59:11 +000050 initial_drate = dram_timing->fsp_msg[0].drate;
51 /* default to the frequency point 0 clock */
52 ddrphy_init_set_dfi_clk(initial_drate);
53
Jacky Baid62ddc12019-08-08 09:59:08 +000054 /* D-aasert the presetn */
55 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F000006);
56
57 /* Step2: Program the dwc_ddr_umctl2 registers */
58 debug("DDRINFO: ddrc config start\n");
59 ddr_cfg_umctl2(dram_timing->ddrc_cfg, dram_timing->ddrc_cfg_num);
60 debug("DDRINFO: ddrc config done\n");
61
62 /* Step3: De-assert reset signal(core_ddrc_rstn & aresetn_n) */
63 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F000004);
64 reg32_write(SRC_DDRC_RCR_ADDR, 0x8F000000);
65
66 /*
67 * Step4: Disable auto-refreshes, self-refresh, powerdown, and
68 * assertion of dfi_dram_clk_disable by setting RFSHCTL3.dis_auto_refresh = 1,
69 * PWRCTL.powerdown_en = 0, and PWRCTL.selfref_en = 0, PWRCTL.en_dfi_dram_clk_disable = 0
70 */
71 reg32_write(DDRC_DBG1(0), 0x00000000);
72 reg32_write(DDRC_RFSHCTL3(0), 0x0000001);
73 reg32_write(DDRC_PWRCTL(0), 0xa0);
74
75 /* if ddr type is LPDDR4, do it */
76 tmp = reg32_read(DDRC_MSTR(0));
Jacky Baiedae3662019-06-05 11:26:12 +080077 if (tmp & (0x1 << 5) && !is_imx8mn())
Jacky Baid62ddc12019-08-08 09:59:08 +000078 reg32_write(DDRC_DDR_SS_GPR0, 0x01); /* LPDDR4 mode */
79
80 /* determine the initial boot frequency */
81 target_freq = reg32_read(DDRC_MSTR2(0)) & 0x3;
82 target_freq = (tmp & (0x1 << 29)) ? target_freq : 0x0;
83
84 /* Step5: Set SWCT.sw_done to 0 */
85 reg32_write(DDRC_SWCTL(0), 0x00000000);
86
87 /* Set the default boot frequency point */
88 clrsetbits_le32(DDRC_DFIMISC(0), (0x1f << 8), target_freq << 8);
89 /* Step6: Set DFIMISC.dfi_init_complete_en to 0 */
90 clrbits_le32(DDRC_DFIMISC(0), 0x1);
91
92 /* Step7: Set SWCTL.sw_done to 1; need to polling SWSTAT.sw_done_ack */
93 reg32_write(DDRC_SWCTL(0), 0x00000001);
94 do {
95 tmp = reg32_read(DDRC_SWSTAT(0));
96 } while ((tmp & 0x1) == 0x0);
97
98 /*
99 * Step8 ~ Step13: Start PHY initialization and training by
100 * accessing relevant PUB registers
101 */
102 debug("DDRINFO:ddrphy config start\n");
Frieder Schrempf2a9b1f52019-12-11 10:01:19 +0000103
104 ret = ddr_cfg_phy(dram_timing);
105 if (ret)
106 return ret;
107
Jacky Baid62ddc12019-08-08 09:59:08 +0000108 debug("DDRINFO: ddrphy config done\n");
109
110 /*
111 * step14 CalBusy.0 =1, indicates the calibrator is actively
112 * calibrating. Wait Calibrating done.
113 */
114 do {
115 tmp = reg32_read(DDRPHY_CalBusy(0));
116 } while ((tmp & 0x1));
117
Fabio Estevam9f7ee332019-12-11 17:37:09 -0300118 debug("DDRINFO:ddrphy calibration done\n");
Jacky Baid62ddc12019-08-08 09:59:08 +0000119
120 /* Step15: Set SWCTL.sw_done to 0 */
121 reg32_write(DDRC_SWCTL(0), 0x00000000);
122
123 /* Step16: Set DFIMISC.dfi_init_start to 1 */
124 setbits_le32(DDRC_DFIMISC(0), (0x1 << 5));
125
126 /* Step17: Set SWCTL.sw_done to 1; need to polling SWSTAT.sw_done_ack */
127 reg32_write(DDRC_SWCTL(0), 0x00000001);
128 do {
129 tmp = reg32_read(DDRC_SWSTAT(0));
130 } while ((tmp & 0x1) == 0x0);
131
132 /* Step18: Polling DFISTAT.dfi_init_complete = 1 */
133 do {
134 tmp = reg32_read(DDRC_DFISTAT(0));
135 } while ((tmp & 0x1) == 0x0);
136
137 /* Step19: Set SWCTL.sw_done to 0 */
138 reg32_write(DDRC_SWCTL(0), 0x00000000);
139
140 /* Step20: Set DFIMISC.dfi_init_start to 0 */
141 clrbits_le32(DDRC_DFIMISC(0), (0x1 << 5));
142
143 /* Step21: optional */
144
145 /* Step22: Set DFIMISC.dfi_init_complete_en to 1 */
146 setbits_le32(DDRC_DFIMISC(0), 0x1);
147
148 /* Step23: Set PWRCTL.selfref_sw to 0 */
149 clrbits_le32(DDRC_PWRCTL(0), (0x1 << 5));
150
151 /* Step24: Set SWCTL.sw_done to 1; need polling SWSTAT.sw_done_ack */
152 reg32_write(DDRC_SWCTL(0), 0x00000001);
153 do {
154 tmp = reg32_read(DDRC_SWSTAT(0));
155 } while ((tmp & 0x1) == 0x0);
156
157 /* Step25: Wait for dwc_ddr_umctl2 to move to normal operating mode by monitoring
158 * STAT.operating_mode signal */
159 do {
160 tmp = reg32_read(DDRC_STAT(0));
161 } while ((tmp & 0x3) != 0x1);
162
163 /* Step26: Set back register in Step4 to the original values if desired */
164 reg32_write(DDRC_RFSHCTL3(0), 0x0000000);
165 /* enable selfref_en by default */
166 setbits_le32(DDRC_PWRCTL(0), 0x1 << 3);
167
168 /* enable port 0 */
169 reg32_write(DDRC_PCTRL_0(0), 0x00000001);
Fabio Estevam9f7ee332019-12-11 17:37:09 -0300170 debug("DDRINFO: ddrmix config done\n");
Jacky Baid62ddc12019-08-08 09:59:08 +0000171
172 /* save the dram timing config into memory */
173 dram_config_save(dram_timing, CONFIG_SAVED_DRAM_TIMING_BASE);
Frieder Schrempf2a9b1f52019-12-11 10:01:19 +0000174
175 return 0;
Jacky Baid62ddc12019-08-08 09:59:08 +0000176}