blob: 5ed456e4e296a34c6ce1887698ef613312f2fd82 [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
8#define _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
9
10#ifdef CONFIG_SYS_FSL_CCSR_GUR_LE
11#define gur_in32(a) in_le32(a)
12#define gur_out32(a, v) out_le32(a, v)
13#elif defined(CONFIG_SYS_FSL_CCSR_GUR_BE)
14#define gur_in32(a) in_be32(a)
15#define gur_out32(a, v) out_be32(a, v)
16#endif
17
18#ifdef CONFIG_SYS_FSL_CCSR_SCFG_LE
19#define scfg_in32(a) in_le32(a)
20#define scfg_out32(a, v) out_le32(a, v)
21#elif defined(CONFIG_SYS_FSL_CCSR_SCFG_BE)
22#define scfg_in32(a) in_be32(a)
23#define scfg_out32(a, v) out_be32(a, v)
24#endif
25
26struct cpu_type {
27 char name[15];
28 u32 soc_ver;
29 u32 num_cores;
30};
31
32#define CPU_TYPE_ENTRY(n, v, nc) \
33 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc)}
34
35#define SVR_WO_E 0xFFFFFE
Mingkai Hue4e93ea2015-10-26 19:47:51 +080036#define SVR_LS1043 0x879204
Mingkai Hu0e58b512015-10-26 19:47:50 +080037#define SVR_LS2045 0x870120
38#define SVR_LS2080 0x870110
39#define SVR_LS2085 0x870100
40
41#define SVR_MAJ(svr) (((svr) >> 4) & 0xf)
42#define SVR_MIN(svr) (((svr) >> 0) & 0xf)
43#define SVR_SOC_VER(svr) (((svr) >> 8) & SVR_WO_E)
44#define IS_E_PROCESSOR(svr) (!((svr >> 8) & 0x1))
45
Mingkai Hue4e93ea2015-10-26 19:47:51 +080046#ifdef CONFIG_FSL_LSCH3
Mingkai Hu0e58b512015-10-26 19:47:50 +080047void fsl_lsch3_early_init_f(void);
Mingkai Hue4e93ea2015-10-26 19:47:51 +080048#elif defined(CONFIG_FSL_LSCH2)
49void fsl_lsch2_early_init_f(void);
50#endif
51
Mingkai Hu0e58b512015-10-26 19:47:50 +080052void cpu_name(char *name);
53#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_ */