Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2008 |
| 3 | * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de |
| 4 | * |
| 5 | * Based on include/configs/yosemite.h |
| 6 | * (C) Copyright 2005-2007 |
| 7 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 8 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 9 | * SPDX-License-Identifier: GPL-2.0+ |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | /* |
| 13 | * gdppc440etx.h - configuration for G&D 440EP/GR ETX-Module |
| 14 | */ |
| 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
| 18 | /* |
| 19 | * High Level Configuration Options |
| 20 | */ |
| 21 | #define CONFIG_440GR 1 /* Specific PPC440GR support */ |
| 22 | #define CONFIG_HOSTNAME gdppc440etx |
| 23 | #define CONFIG_440 1 /* ... PPC440 family */ |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 24 | #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */ |
| 25 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 |
| 27 | |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 28 | /* |
| 29 | * Include common defines/options for all AMCC eval boards |
| 30 | */ |
| 31 | #include "amcc-common.h" |
| 32 | |
| 33 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f*/ |
| 34 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
| 35 | |
Dirk Eibach | 5373c2b | 2012-04-26 03:54:25 +0000 | [diff] [blame] | 36 | #undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */ |
Dirk Eibach | 5373c2b | 2012-04-26 03:54:25 +0000 | [diff] [blame] | 37 | |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 38 | /* |
| 39 | * Base addresses -- Note these are effective addresses where the |
| 40 | * actual resources get mapped (not physical addresses) |
| 41 | */ |
| 42 | #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */ |
| 43 | #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory */ |
| 44 | #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000 |
| 45 | #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000 |
| 46 | #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000 |
| 47 | |
| 48 | /*Don't change either of these*/ |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 49 | #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs */ |
| 50 | /*Don't change either of these*/ |
| 51 | |
| 52 | #define CONFIG_SYS_USB_DEVICE 0x50000000 |
| 53 | #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000 |
| 54 | |
| 55 | /* |
| 56 | * Initial RAM & stack pointer (placed in SDRAM) |
| 57 | */ |
| 58 | #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram*/ |
| 59 | #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 62 | - GENERATED_GBL_DATA_SIZE) |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 63 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 64 | |
| 65 | /* |
| 66 | * Serial Port |
| 67 | */ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 68 | #define CONFIG_CONS_INDEX 2 /* Use UART1 */ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_NS16550_SERIAL |
| 70 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 71 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 72 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Environment |
| 76 | * Define here the location of the environment variables (FLASH or EEPROM). |
| 77 | * Note: DENX encourages to use redundant environment in FLASH. |
| 78 | */ |
| 79 | #define CONFIG_ENV_IS_IN_FLASH 1 /* FLASH for env. vars*/ |
| 80 | |
| 81 | /* |
| 82 | * FLASH related |
| 83 | */ |
| 84 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible*/ |
| 85 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
| 86 | #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB!*/ |
| 87 | |
| 88 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 89 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors/chip */ |
| 90 | |
| 91 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout/Flash Erase (in ms)*/ |
| 92 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout/Flash Write (in ms)*/ |
| 93 | |
| 94 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1/* use buffered writes (20x faster)*/ |
| 95 | |
| 96 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 97 | |
| 98 | #ifdef CONFIG_ENV_IS_IN_FLASH |
| 99 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/ |
| 100 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) |
| 101 | #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Env. Sector */ |
| 102 | |
| 103 | /* Address and size of Redundant Environment Sector */ |
| 104 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
| 105 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
| 106 | #endif /* CONFIG_ENV_IS_IN_FLASH */ |
| 107 | |
| 108 | /* |
| 109 | * DDR SDRAM |
| 110 | */ |
| 111 | #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup*/ |
| 112 | #define CONFIG_SYS_KBYTES_SDRAM (128 * 1024) /* 128MB */ |
| 113 | #define CONFIG_SYS_SDRAM_BANKS (2) |
| 114 | |
| 115 | #define CONFIG_SDRAM_BANK0 |
| 116 | #define CONFIG_SDRAM_BANK1 |
| 117 | |
| 118 | #define CONFIG_SYS_SDRAM0_TR0 0x410a4012 |
| 119 | #define CONFIG_SYS_SDRAM0_WDDCTR 0x40000000 |
| 120 | #define CONFIG_SYS_SDRAM0_RTR 0x04080000 |
| 121 | #define CONFIG_SYS_SDRAM0_CFG0 0x80000000 |
| 122 | |
| 123 | #undef CONFIG_SDRAM_ECC |
| 124 | |
| 125 | /* |
| 126 | * I2C |
| 127 | */ |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 128 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 129 | |
| 130 | /* |
| 131 | * Default environment variables |
| 132 | */ |
| 133 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 134 | CONFIG_AMCC_DEF_ENV \ |
| 135 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 136 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 137 | "kernel_addr=fc000000\0" \ |
| 138 | "ramdisk_addr=fc180000\0" \ |
| 139 | "" |
| 140 | |
| 141 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 142 | #define CONFIG_PHY_ADDR 1 |
| 143 | #define CONFIG_PHY1_ADDR 3 |
| 144 | |
| 145 | #ifdef DEBUG |
| 146 | #define CONFIG_PANIC_HANG |
| 147 | #endif |
| 148 | |
| 149 | /* |
| 150 | * Commands additional to the ones defined in amcc-common.h |
| 151 | */ |
| 152 | #define CONFIG_CMD_PCI |
| 153 | #undef CONFIG_CMD_EEPROM |
| 154 | |
| 155 | /* |
| 156 | * PCI stuff |
| 157 | */ |
| 158 | |
| 159 | /* General PCI */ |
| 160 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 161 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Dirk Eibach | 43fed3c | 2008-12-09 13:12:40 +0100 | [diff] [blame] | 162 | #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */ |
| 163 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup*/ |
| 164 | #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to \ |
| 165 | CONFIG_SYS_PCI_MEMBASE*/ |
| 166 | |
| 167 | /* Board-specific PCI */ |
| 168 | #define CONFIG_SYS_PCI_TARGET_INIT |
| 169 | #define CONFIG_SYS_PCI_MASTER_INIT |
| 170 | |
| 171 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 172 | #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* tbd */ |
| 173 | |
| 174 | /* |
| 175 | * External Bus Controller (EBC) Setup |
| 176 | */ |
| 177 | #define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE |
| 178 | |
| 179 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
| 180 | #define CONFIG_SYS_EBC_PB0AP 0x03017200 |
| 181 | #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xda000) |
| 182 | |
| 183 | #endif /* __CONFIG_H */ |