blob: 9cd9ea2c06897ebe5053a80c9d0195c123ddd705 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chris Packhama90dd4c2016-09-22 12:56:14 +12002/*
3 * Copyright (C) 2015 Stefan Roese <sr@denx.de>
Chris Packhama90dd4c2016-09-22 12:56:14 +12004 */
5
6#include <common.h>
7#include <i2c.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Chris Packhama90dd4c2016-09-22 12:56:14 +12009#include <miiphy.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Chris Packhama90dd4c2016-09-22 12:56:14 +120011#include <netdev.h>
12#include <asm/io.h>
13#include <asm/arch/cpu.h>
14#include <asm/arch/soc.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060015#include <linux/bitops.h>
Chris Packhama90dd4c2016-09-22 12:56:14 +120016
Chris Packham1a07d212018-05-10 13:28:29 +120017#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
Chris Packhama90dd4c2016-09-22 12:56:14 +120018#include <../serdes/a38x/high_speed_env_spec.h>
19
20DECLARE_GLOBAL_DATA_PTR;
21
Chris Packhama90dd4c2016-09-22 12:56:14 +120022/*
23 * Those values and defines are taken from the Marvell U-Boot version
24 * "u-boot-2013.01-2016_T1.0.eng_drop_v10"
25 */
26#define DB_AMC_88F68XX_GPP_OUT_ENA_LOW \
27 (~(BIT(29)))
28#define DB_AMC_88F68XX_GPP_OUT_ENA_MID \
29 (~(BIT(12) | BIT(17) | BIT(18) | BIT(20) | BIT(21)))
30#define DB_AMC_88F68XX_GPP_OUT_VAL_LOW (BIT(29))
31#define DB_AMC_88F68XX_GPP_OUT_VAL_MID 0x0
32#define DB_AMC_88F68XX_GPP_OUT_VAL_HIGH 0x0
33#define DB_AMC_88F68XX_GPP_POL_LOW 0x0
34#define DB_AMC_88F68XX_GPP_POL_MID 0x0
35
36static struct serdes_map board_serdes_map[] = {
37 {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
38 {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
39 {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
40 {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
41 {SGMII1, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
42 {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
43};
44
45int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
46{
47 *serdes_map_array = board_serdes_map;
48 *count = ARRAY_SIZE(board_serdes_map);
49 return 0;
50}
51
52/*
53 * Define the DDR layout / topology here in the board file. This will
54 * be used by the DDR3 init code in the SPL U-Boot version to configure
55 * the DDR3 controller.
56 */
Chris Packham1a07d212018-05-10 13:28:29 +120057static struct mv_ddr_topology_map board_topology_map = {
58 DEBUG_LEVEL_ERROR,
Chris Packhama90dd4c2016-09-22 12:56:14 +120059 0x1, /* active interfaces */
60 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
61 { { { {0x1, 0, 0, 0},
62 {0x1, 0, 0, 0},
63 {0x1, 0, 0, 0},
64 {0x1, 0, 0, 0},
65 {0x1, 0, 0, 0} },
66 SPEED_BIN_DDR_1866L, /* speed_bin */
Chris Packham1a07d212018-05-10 13:28:29 +120067 MV_DDR_DEV_WIDTH_8BIT, /* memory_width */
68 MV_DDR_DIE_CAP_2GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +130069 MV_DDR_FREQ_800, /* frequency */
Chris Packhamdd092bd2017-11-29 10:38:34 +130070 0, 0, /* cas_wl cas_l */
Chris Packham3a09e132018-05-10 13:28:30 +120071 MV_DDR_TEMP_LOW, /* temperature */
72 MV_DDR_TIM_DEFAULT} }, /* timing */
Chris Packham1a07d212018-05-10 13:28:29 +120073 BUS_MASK_32BIT, /* Busses mask */
74 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
75 { {0} }, /* raw spd data */
76 {0} /* timing parameters */
Chris Packhama90dd4c2016-09-22 12:56:14 +120077};
78
Chris Packham1a07d212018-05-10 13:28:29 +120079struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
Chris Packhama90dd4c2016-09-22 12:56:14 +120080{
81 /* Return the board topology as defined in the board code */
82 return &board_topology_map;
83}
84
85int board_early_init_f(void)
86{
87 /* Configure MPP */
88 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
89 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
90 writel(0x55066011, MVEBU_MPP_BASE + 0x08);
91 writel(0x05055550, MVEBU_MPP_BASE + 0x0c);
92 writel(0x05055555, MVEBU_MPP_BASE + 0x10);
93 writel(0x01106565, MVEBU_MPP_BASE + 0x14);
94 writel(0x40000000, MVEBU_MPP_BASE + 0x18);
95 writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
96
97 /* Set GPP Out value */
98 writel(DB_AMC_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
99 writel(DB_AMC_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
100
101 /* Set GPP Polarity */
102 writel(DB_AMC_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
103 writel(DB_AMC_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
104
105 /* Set GPP Out Enable */
106 writel(DB_AMC_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
107 writel(DB_AMC_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
108
109 return 0;
110}
111
112int board_init(void)
113{
114 /* adress of boot parameters */
115 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
116
117 return 0;
118}
119
120int checkboard(void)
121{
122 puts("Board: Marvell DB-88F6820-AMC\n");
123
124 return 0;
125}
126
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900127int board_eth_init(struct bd_info *bis)
Chris Packhama90dd4c2016-09-22 12:56:14 +1200128{
129 cpu_eth_init(bis); /* Built in controller(s) come first */
130 return pci_eth_init(bis);
131}