Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2008 |
| 4 | * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. |
| 5 | * |
| 6 | * Wolfgang Denk <wd@denx.de> |
| 7 | * Copyright 2004 Freescale Semiconductor. |
| 8 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 9 | * Xianghua Xiao <X.Xiao@motorola.com> |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | /* |
| 13 | * Socrates |
| 14 | */ |
| 15 | |
| 16 | #ifndef __CONFIG_H |
| 17 | #define __CONFIG_H |
| 18 | |
| 19 | /* High Level Configuration Options */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 20 | #define CONFIG_SOCRATES 1 |
| 21 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 22 | /* |
| 23 | * Only possible on E500 Version 2 or newer cores. |
| 24 | */ |
| 25 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 26 | |
| 27 | /* |
| 28 | * sysclk for MPC85xx |
| 29 | * |
| 30 | * Two valid values are: |
| 31 | * 33000000 |
| 32 | * 66000000 |
| 33 | * |
| 34 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
| 35 | * is likely the desired value here, so that is now the default. |
| 36 | * The board, however, can run at 66MHz. In any event, this value |
| 37 | * must match the settings of some switches. Details can be found |
| 38 | * in the README.mpc85xxads. |
| 39 | */ |
| 40 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 41 | /* |
| 42 | * These can be toggled for performance analysis, otherwise use default. |
| 43 | */ |
| 44 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 45 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 47 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 49 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 50 | #define CONFIG_SYS_CCSRBAR 0xE0000000 |
| 51 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 52 | |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 53 | /* DDR Setup */ |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 54 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 55 | |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 56 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 57 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 59 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 60 | #define CONFIG_VERY_BIG_RAM |
| 61 | |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 62 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 63 | |
| 64 | /* I2C addresses of SPD EEPROMs */ |
Anatolij Gustschin | 2c04bc3 | 2008-09-17 11:45:51 +0200 | [diff] [blame] | 65 | #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 66 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 67 | |
| 68 | /* Hardcoded values, to use instead of SPD */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f |
| 70 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 |
| 71 | #define CONFIG_SYS_DDR_TIMING_0 0x00260802 |
| 72 | #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 |
| 73 | #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 |
| 74 | #define CONFIG_SYS_DDR_MODE 0x00480432 |
| 75 | #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 |
| 76 | #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 |
| 77 | #define CONFIG_SYS_DDR_CONFIG 0xC3008000 |
| 78 | #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 |
| 79 | #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 80 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 81 | /* |
| 82 | * Flash on the LocalBus |
| 83 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 85 | |
Heiko Schocher | 27b9b72 | 2019-10-16 05:55:46 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_FLASH_QUIET_TEST |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_FLASH0 0xFE000000 |
| 88 | #define CONFIG_SYS_FLASH1 0xFC000000 |
| 89 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ |
| 92 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ |
| 95 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 96 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 97 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 98 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 100 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 101 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 102 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 105 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 107 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 110 | |
Detlev Zundel | 2aba8a1 | 2010-04-14 11:32:20 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 112 | |
| 113 | /* FPGA and NAND */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_FPGA_BASE 0xc0000000 |
| 115 | #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ |
| 116 | #define CONFIG_SYS_HMI_BASE 0xc0010000 |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) |
| 119 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 120 | |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 121 | /* LIME GDC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_LIME_BASE 0xc8000000 |
| 123 | #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 124 | |
Heiko Schocher | f707b40 | 2019-10-16 05:55:52 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 126 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 127 | /* |
| 128 | * General PCI |
| 129 | * Memory space is mapped 1-1. |
| 130 | */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 131 | |
Sergei Poselenov | e13be1a | 2008-05-27 13:47:00 +0200 | [diff] [blame] | 132 | /* PCI is clocked by the external source at 33 MHz */ |
| 133 | #define CONFIG_PCI_CLK_FREQ 33000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 135 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 136 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
| 137 | #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 |
| 138 | #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE |
| 139 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 140 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 141 | #define CONFIG_TSEC1 1 |
| 142 | #define CONFIG_TSEC1_NAME "TSEC0" |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 143 | #define CONFIG_TSEC3 1 |
| 144 | #define CONFIG_TSEC3_NAME "TSEC1" |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 145 | #undef CONFIG_MPC85XX_FEC |
| 146 | |
| 147 | #define TSEC1_PHY_ADDR 0 |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 148 | #define TSEC3_PHY_ADDR 1 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 149 | |
| 150 | #define TSEC1_PHYIDX 0 |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 151 | #define TSEC3_PHYIDX 0 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 152 | #define TSEC1_FLAGS TSEC_GIGABIT |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 153 | #define TSEC3_FLAGS TSEC_GIGABIT |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 154 | |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 155 | /* Options are: TSEC[0,1] */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 156 | |
| 157 | /* |
| 158 | * Environment |
| 159 | */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 160 | |
| 161 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 163 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 164 | /* |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 165 | * Miscellaneous configurable options |
| 166 | */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 167 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 168 | /* |
| 169 | * For booting Linux, the board info and command line data |
| 170 | * have to be in the first 8 MB of memory, since this is |
| 171 | * the maximum mapped by the Linux kernel during initialization. |
| 172 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 174 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 175 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 176 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 177 | "netdev=eth0\0" \ |
| 178 | "consdev=ttyS0\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 179 | "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ |
| 180 | "bootfile=/home/tftp/syscon3/uImage\0" \ |
| 181 | "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ |
| 182 | "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ |
Heiko Schocher | 66daf32 | 2019-10-16 05:55:49 +0200 | [diff] [blame] | 183 | "uboot_addr=FFF60000\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 184 | "kernel_addr=FE000000\0" \ |
| 185 | "fdt_addr=FE1E0000\0" \ |
| 186 | "ramdisk_addr=FE200000\0" \ |
| 187 | "fdt_addr_r=B00000\0" \ |
| 188 | "kernel_addr_r=200000\0" \ |
| 189 | "ramdisk_addr_r=400000\0" \ |
| 190 | "rootpath=/opt/eldk/ppc_85xxDP\0" \ |
| 191 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 192 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 193 | "nfsroot=$serverip:$rootpath\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 194 | "addcons=setenv bootargs $bootargs " \ |
| 195 | "console=$consdev,$baudrate\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 196 | "addip=setenv bootargs $bootargs " \ |
| 197 | "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ |
| 198 | ":$hostname:$netdev:off panic=1\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 199 | "boot_nor=run ramargs addcons;" \ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 200 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 201 | "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ |
| 202 | "tftp ${fdt_addr_r} ${fdt_file}; " \ |
| 203 | "run nfsargs addip addcons;" \ |
| 204 | "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 205 | "update_uboot=tftp 100000 ${uboot_file};" \ |
Heiko Schocher | 66daf32 | 2019-10-16 05:55:49 +0200 | [diff] [blame] | 206 | "protect off fff60000 ffffffff;" \ |
| 207 | "era fff60000 ffffffff;" \ |
| 208 | "cp.b 100000 fff60000 ${filesize};" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 209 | "setenv filesize;saveenv\0" \ |
| 210 | "update_kernel=tftp 100000 ${bootfile};" \ |
| 211 | "era fe000000 fe1dffff;" \ |
| 212 | "cp.b 100000 fe000000 ${filesize};" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 213 | "setenv filesize;saveenv\0" \ |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 214 | "update_fdt=tftp 100000 ${fdt_file};" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 215 | "era fe1e0000 fe1fffff;" \ |
| 216 | "cp.b 100000 fe1e0000 ${filesize};" \ |
| 217 | "setenv filesize;saveenv\0" \ |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 218 | "update_initrd=tftp 100000 ${initrd_file};" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 219 | "era fe200000 fe9fffff;" \ |
| 220 | "cp.b 100000 fe200000 ${filesize};" \ |
| 221 | "setenv filesize;saveenv\0" \ |
| 222 | "clean_data=era fea00000 fff5ffff\0" \ |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 223 | "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ |
| 224 | "load_usb=usb start;" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 225 | "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ |
| 226 | "boot_usb=run load_usb usbargs addcons;" \ |
| 227 | "bootm ${kernel_addr_r} - ${fdt_addr};" \ |
| 228 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 229 | "" |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 230 | |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 231 | /* pass open firmware flat tree */ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 232 | |
Sergei Poselenov | eeaaa61 | 2008-05-27 11:49:13 +0200 | [diff] [blame] | 233 | /* USB support */ |
| 234 | #define CONFIG_USB_OHCI_NEW 1 |
| 235 | #define CONFIG_PCI_OHCI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 237 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
| 238 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
Sergei Poselenov | eeaaa61 | 2008-05-27 11:49:13 +0200 | [diff] [blame] | 239 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 240 | #endif /* __CONFIG_H */ |