blob: 687e3a827dbe60225bc59d1f5566737accf7efbf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Wolfgang Denk <wd@denx.de>
7 * Copyright 2004 Freescale Semiconductor.
8 * (C) Copyright 2002,2003 Motorola,Inc.
9 * Xianghua Xiao <X.Xiao@motorola.com>
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020010 */
11
12/*
13 * Socrates
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020020#define CONFIG_SOCRATES 1
21
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020022/*
23 * Only possible on E500 Version 2 or newer cores.
24 */
25#define CONFIG_ENABLE_36BIT_PHYS 1
26
27/*
28 * sysclk for MPC85xx
29 *
30 * Two valid values are:
31 * 33000000
32 * 66000000
33 *
34 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
35 * is likely the desired value here, so that is now the default.
36 * The board, however, can run at 66MHz. In any event, this value
37 * must match the settings of some switches. Details can be found
38 * in the README.mpc85xxads.
39 */
40
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020041/*
42 * These can be toggled for performance analysis, otherwise use default.
43 */
44#define CONFIG_L2_CACHE /* toggle L2 cache */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020047
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020049
Timur Tabid8f341c2011-08-04 18:03:41 -050050#define CONFIG_SYS_CCSRBAR 0xE0000000
51#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020052
Kumar Gala01135a82008-08-26 22:56:56 -050053/* DDR Setup */
Kumar Gala01135a82008-08-26 22:56:56 -050054#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Kumar Gala01135a82008-08-26 22:56:56 -050055
Kumar Gala01135a82008-08-26 22:56:56 -050056#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
57
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
59#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050060#define CONFIG_VERY_BIG_RAM
61
Kumar Gala01135a82008-08-26 22:56:56 -050062#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Kumar Gala01135a82008-08-26 22:56:56 -050063
64/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020065#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020066
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020067
68/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
70#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
71#define CONFIG_SYS_DDR_TIMING_0 0x00260802
72#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
73#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
74#define CONFIG_SYS_DDR_MODE 0x00480432
75#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
76#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
77#define CONFIG_SYS_DDR_CONFIG 0xC3008000
78#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
79#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020080
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020081/*
82 * Flash on the LocalBus
83 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020085
Heiko Schocher27b9b722019-10-16 05:55:46 +020086#define CONFIG_SYS_FLASH_QUIET_TEST
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_FLASH0 0xFE000000
88#define CONFIG_SYS_FLASH1 0xFC000000
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
92#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020093
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
95#undef CONFIG_SYS_FLASH_CHECKSUM
96#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
97#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
100#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
101#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
102#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_INIT_RAM_LOCK 1
105#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200106#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200107
Wolfgang Denk0191e472010-10-26 14:34:52 +0200108#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200110
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200111#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Detlev Zundel0244f672008-08-15 15:42:12 +0200112
113/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_FPGA_BASE 0xc0000000
115#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
116#define CONFIG_SYS_HMI_BASE 0xc0010000
Detlev Zundel0244f672008-08-15 15:42:12 +0200117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
119#define CONFIG_SYS_MAX_NAND_DEVICE 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200120
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200121/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_LIME_BASE 0xc8000000
123#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200124
Heiko Schocherf707b402019-10-16 05:55:52 +0200125#define CONFIG_SYS_SPD_BUS_NUM 0
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200126
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200127/*
128 * General PCI
129 * Memory space is mapped 1-1.
130 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200131
Sergei Poselenove13be1a2008-05-27 13:47:00 +0200132/* PCI is clocked by the external source at 33 MHz */
133#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
135#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
136#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
137#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
138#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
139#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200140
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200141#define CONFIG_TSEC1 1
142#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200143#define CONFIG_TSEC3 1
144#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200145#undef CONFIG_MPC85XX_FEC
146
147#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200148#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200149
150#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200151#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200152#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200153#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200154
Sergei Poselenov6be57752008-05-08 17:46:23 +0200155/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200156
157/*
158 * Environment
159 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200160
161#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200163
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200164/*
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200165 * Miscellaneous configurable options
166 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200167
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200168/*
169 * For booting Linux, the board info and command line data
170 * have to be in the first 8 MB of memory, since this is
171 * the maximum mapped by the Linux kernel during initialization.
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200174
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200175
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200176#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200177 "netdev=eth0\0" \
178 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200179 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
180 "bootfile=/home/tftp/syscon3/uImage\0" \
181 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
182 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200183 "uboot_addr=FFF60000\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200184 "kernel_addr=FE000000\0" \
185 "fdt_addr=FE1E0000\0" \
186 "ramdisk_addr=FE200000\0" \
187 "fdt_addr_r=B00000\0" \
188 "kernel_addr_r=200000\0" \
189 "ramdisk_addr_r=400000\0" \
190 "rootpath=/opt/eldk/ppc_85xxDP\0" \
191 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200192 "nfsargs=setenv bootargs root=/dev/nfs rw " \
193 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200194 "addcons=setenv bootargs $bootargs " \
195 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200196 "addip=setenv bootargs $bootargs " \
197 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
198 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200199 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200200 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200201 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
202 "tftp ${fdt_addr_r} ${fdt_file}; " \
203 "run nfsargs addip addcons;" \
204 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200205 "update_uboot=tftp 100000 ${uboot_file};" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200206 "protect off fff60000 ffffffff;" \
207 "era fff60000 ffffffff;" \
208 "cp.b 100000 fff60000 ${filesize};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200209 "setenv filesize;saveenv\0" \
210 "update_kernel=tftp 100000 ${bootfile};" \
211 "era fe000000 fe1dffff;" \
212 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200213 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200214 "update_fdt=tftp 100000 ${fdt_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200215 "era fe1e0000 fe1fffff;" \
216 "cp.b 100000 fe1e0000 ${filesize};" \
217 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200218 "update_initrd=tftp 100000 ${initrd_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200219 "era fe200000 fe9fffff;" \
220 "cp.b 100000 fe200000 ${filesize};" \
221 "setenv filesize;saveenv\0" \
222 "clean_data=era fea00000 fff5ffff\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200223 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
224 "load_usb=usb start;" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200225 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
226 "boot_usb=run load_usb usbargs addcons;" \
227 "bootm ${kernel_addr_r} - ${fdt_addr};" \
228 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200229 ""
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200230
Sergei Poselenov09842c52008-05-07 15:10:49 +0200231/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200232
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200233/* USB support */
234#define CONFIG_USB_OHCI_NEW 1
235#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
237#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
238#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200239
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200240#endif /* __CONFIG_H */