blob: 791f3e8099c8f157b2fb7f8fff582ef8dd487cad [file] [log] [blame]
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * Derived from drivers/spi/mpc8xxx_spi.c
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +05309 */
10
11#include <common.h>
Stefan Roese27139a62015-11-20 13:39:43 +010012#include <dm.h>
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +053013#include <malloc.h>
14#include <spi.h>
Lei Wen298ae912011-10-18 20:11:42 +053015#include <asm/io.h>
Stefan Roesec2437842014-10-22 12:13:06 +020016#include <asm/arch/soc.h>
Stefan Roese2a88a532014-10-22 12:13:10 +020017#ifdef CONFIG_KIRKWOOD
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +053018#include <asm/arch/mpp.h>
Stefan Roese2a88a532014-10-22 12:13:10 +020019#endif
Stefan Roese2da296f2014-10-22 12:13:07 +020020#include <asm/arch-mvebu/spi.h>
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +053021
Stefan Roese27139a62015-11-20 13:39:43 +010022static void _spi_cs_activate(struct kwspi_registers *reg)
23{
24 setbits_le32(&reg->ctrl, KWSPI_CSN_ACT);
25}
26
27static void _spi_cs_deactivate(struct kwspi_registers *reg)
28{
29 clrbits_le32(&reg->ctrl, KWSPI_CSN_ACT);
30}
31
32static int _spi_xfer(struct kwspi_registers *reg, unsigned int bitlen,
33 const void *dout, void *din, unsigned long flags)
34{
35 unsigned int tmpdout, tmpdin;
36 int tm, isread = 0;
37
38 debug("spi_xfer: dout %p din %p bitlen %u\n", dout, din, bitlen);
39
40 if (flags & SPI_XFER_BEGIN)
41 _spi_cs_activate(reg);
42
43 /*
44 * handle data in 8-bit chunks
45 * TBD: 2byte xfer mode to be enabled
46 */
47 clrsetbits_le32(&reg->cfg, KWSPI_XFERLEN_MASK, KWSPI_XFERLEN_1BYTE);
48
49 while (bitlen > 4) {
50 debug("loopstart bitlen %d\n", bitlen);
51 tmpdout = 0;
52
53 /* Shift data so it's msb-justified */
54 if (dout)
55 tmpdout = *(u32 *)dout & 0xff;
56
57 clrbits_le32(&reg->irq_cause, KWSPI_SMEMRDIRQ);
58 writel(tmpdout, &reg->dout); /* Write the data out */
59 debug("*** spi_xfer: ... %08x written, bitlen %d\n",
60 tmpdout, bitlen);
61
62 /*
63 * Wait for SPI transmit to get out
64 * or time out (1 second = 1000 ms)
65 * The NE event must be read and cleared first
66 */
67 for (tm = 0, isread = 0; tm < KWSPI_TIMEOUT; ++tm) {
68 if (readl(&reg->irq_cause) & KWSPI_SMEMRDIRQ) {
69 isread = 1;
70 tmpdin = readl(&reg->din);
71 debug("spi_xfer: din %p..%08x read\n",
72 din, tmpdin);
73
74 if (din) {
75 *((u8 *)din) = (u8)tmpdin;
76 din += 1;
77 }
78 if (dout)
79 dout += 1;
80 bitlen -= 8;
81 }
82 if (isread)
83 break;
84 }
85 if (tm >= KWSPI_TIMEOUT)
86 printf("*** spi_xfer: Time out during SPI transfer\n");
87
88 debug("loopend bitlen %d\n", bitlen);
89 }
90
91 if (flags & SPI_XFER_END)
92 _spi_cs_deactivate(reg);
93
94 return 0;
95}
96
97#ifndef CONFIG_DM_SPI
98
Stefan Roese1b258d52014-10-22 12:13:12 +020099static struct kwspi_registers *spireg =
100 (struct kwspi_registers *)MVEBU_SPI_BASE;
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530101
Stefan Roese2a88a532014-10-22 12:13:10 +0200102#ifdef CONFIG_KIRKWOOD
Stefan Roese8edd6e02014-09-02 14:02:52 +0200103static u32 cs_spi_mpp_back[2];
Stefan Roese2a88a532014-10-22 12:13:10 +0200104#endif
Valentin Longchamp1ad0acd2012-06-01 01:31:01 +0000105
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530106struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
107 unsigned int max_hz, unsigned int mode)
108{
109 struct spi_slave *slave;
110 u32 data;
Stefan Roese2a88a532014-10-22 12:13:10 +0200111#ifdef CONFIG_KIRKWOOD
Albert ARIBAUD4d424312012-11-26 11:27:36 +0000112 static const u32 kwspi_mpp_config[2][2] = {
113 { MPP0_SPI_SCn, 0 }, /* if cs == 0 */
114 { MPP7_SPI_SCn, 0 } /* if cs != 0 */
115 };
Stefan Roese2a88a532014-10-22 12:13:10 +0200116#endif
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530117
118 if (!spi_cs_is_valid(bus, cs))
119 return NULL;
120
Simon Glassd034a952013-03-18 19:23:40 +0000121 slave = spi_alloc_slave_base(bus, cs);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530122 if (!slave)
123 return NULL;
124
Stefan Roeseb85f0cb2014-09-02 14:02:51 +0200125 writel(KWSPI_SMEMRDY, &spireg->ctrl);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530126
127 /* calculate spi clock prescaller using max_hz */
Valentin Longchampbaddd9f2012-08-15 05:31:49 +0000128 data = ((CONFIG_SYS_TCLK / 2) / max_hz) + 0x10;
129 data = data < KWSPI_CLKPRESCL_MIN ? KWSPI_CLKPRESCL_MIN : data;
130 data = data > KWSPI_CLKPRESCL_MASK ? KWSPI_CLKPRESCL_MASK : data;
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530131
132 /* program spi clock prescaller using max_hz */
133 writel(KWSPI_ADRLEN_3BYTE | data, &spireg->cfg);
Stefan Roese57767df2014-09-02 14:02:53 +0200134 debug("data = 0x%08x\n", data);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530135
136 writel(KWSPI_SMEMRDIRQ, &spireg->irq_cause);
Ian Campbell573b62b2012-01-12 06:10:22 +0000137 writel(KWSPI_IRQMASK, &spireg->irq_mask);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530138
Stefan Roese2a88a532014-10-22 12:13:10 +0200139#ifdef CONFIG_KIRKWOOD
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530140 /* program mpp registers to select SPI_CSn */
Albert ARIBAUD4d424312012-11-26 11:27:36 +0000141 kirkwood_mpp_conf(kwspi_mpp_config[cs ? 1 : 0], cs_spi_mpp_back);
Stefan Roese2a88a532014-10-22 12:13:10 +0200142#endif
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530143
144 return slave;
145}
146
147void spi_free_slave(struct spi_slave *slave)
148{
Stefan Roese2a88a532014-10-22 12:13:10 +0200149#ifdef CONFIG_KIRKWOOD
Valentin Longchamp1ad0acd2012-06-01 01:31:01 +0000150 kirkwood_mpp_conf(cs_spi_mpp_back, NULL);
Stefan Roese2a88a532014-10-22 12:13:10 +0200151#endif
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530152 free(slave);
153}
154
Valentin Longchampdb22ce72012-06-01 01:31:02 +0000155#if defined(CONFIG_SYS_KW_SPI_MPP)
156u32 spi_mpp_backup[4];
157#endif
158
Valentin Longchamp41f94c42012-06-01 01:31:03 +0000159__attribute__((weak)) int board_spi_claim_bus(struct spi_slave *slave)
160{
161 return 0;
162}
163
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530164int spi_claim_bus(struct spi_slave *slave)
165{
Valentin Longchampdb22ce72012-06-01 01:31:02 +0000166#if defined(CONFIG_SYS_KW_SPI_MPP)
167 u32 config;
168 u32 spi_mpp_config[4];
169
170 config = CONFIG_SYS_KW_SPI_MPP;
171
172 if (config & MOSI_MPP6)
173 spi_mpp_config[0] = MPP6_SPI_MOSI;
174 else
175 spi_mpp_config[0] = MPP1_SPI_MOSI;
176
177 if (config & SCK_MPP10)
178 spi_mpp_config[1] = MPP10_SPI_SCK;
179 else
180 spi_mpp_config[1] = MPP2_SPI_SCK;
181
182 if (config & MISO_MPP11)
183 spi_mpp_config[2] = MPP11_SPI_MISO;
184 else
185 spi_mpp_config[2] = MPP3_SPI_MISO;
186
187 spi_mpp_config[3] = 0;
188 spi_mpp_backup[3] = 0;
189
190 /* set new spi mpp and save current mpp config */
191 kirkwood_mpp_conf(spi_mpp_config, spi_mpp_backup);
Valentin Longchampdb22ce72012-06-01 01:31:02 +0000192#endif
193
Valentin Longchamp41f94c42012-06-01 01:31:03 +0000194 return board_spi_claim_bus(slave);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530195}
196
Valentin Longchamp41f94c42012-06-01 01:31:03 +0000197__attribute__((weak)) void board_spi_release_bus(struct spi_slave *slave)
198{
199}
200
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530201void spi_release_bus(struct spi_slave *slave)
202{
Valentin Longchampdb22ce72012-06-01 01:31:02 +0000203#if defined(CONFIG_SYS_KW_SPI_MPP)
204 kirkwood_mpp_conf(spi_mpp_backup, NULL);
205#endif
Valentin Longchamp41f94c42012-06-01 01:31:03 +0000206
207 board_spi_release_bus(slave);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530208}
209
210#ifndef CONFIG_SPI_CS_IS_VALID
211/*
212 * you can define this function board specific
213 * define above CONFIG in board specific config file and
214 * provide the function in board specific src file
215 */
216int spi_cs_is_valid(unsigned int bus, unsigned int cs)
217{
Stefan Roese57767df2014-09-02 14:02:53 +0200218 return bus == 0 && (cs == 0 || cs == 1);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530219}
220#endif
221
Michael Walle86ea45b2011-10-18 20:12:00 +0530222void spi_init(void)
223{
Stefan Roeseff74ca42015-11-20 08:44:21 +0100224}
225
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530226void spi_cs_activate(struct spi_slave *slave)
227{
Stefan Roeseff74ca42015-11-20 08:44:21 +0100228 _spi_cs_activate(spireg);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530229}
230
231void spi_cs_deactivate(struct spi_slave *slave)
232{
Stefan Roeseff74ca42015-11-20 08:44:21 +0100233 _spi_cs_deactivate(spireg);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530234}
235
Stefan Roese27139a62015-11-20 13:39:43 +0100236int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
237 const void *dout, void *din, unsigned long flags)
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530238{
Stefan Roese27139a62015-11-20 13:39:43 +0100239 return _spi_xfer(spireg, bitlen, dout, din, flags);
240}
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530241
Stefan Roese27139a62015-11-20 13:39:43 +0100242#else
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530243
Stefan Roese27139a62015-11-20 13:39:43 +0100244/* Here now the DM part */
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530245
Stefan Roese27139a62015-11-20 13:39:43 +0100246struct mvebu_spi_platdata {
247 struct kwspi_registers *spireg;
248};
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530249
Stefan Roese27139a62015-11-20 13:39:43 +0100250struct mvebu_spi_priv {
251 struct kwspi_registers *spireg;
252};
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530253
Stefan Roese27139a62015-11-20 13:39:43 +0100254static int mvebu_spi_set_speed(struct udevice *bus, uint hz)
255{
256 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
257 struct kwspi_registers *reg = plat->spireg;
258 u32 data;
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530259
Stefan Roese27139a62015-11-20 13:39:43 +0100260 /* calculate spi clock prescaller using max_hz */
261 data = ((CONFIG_SYS_TCLK / 2) / hz) + 0x10;
262 data = data < KWSPI_CLKPRESCL_MIN ? KWSPI_CLKPRESCL_MIN : data;
263 data = data > KWSPI_CLKPRESCL_MASK ? KWSPI_CLKPRESCL_MASK : data;
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530264
Stefan Roese27139a62015-11-20 13:39:43 +0100265 /* program spi clock prescaler using max_hz */
266 writel(KWSPI_ADRLEN_3BYTE | data, &reg->cfg);
267 debug("data = 0x%08x\n", data);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530268
Stefan Roese27139a62015-11-20 13:39:43 +0100269 return 0;
270}
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530271
Stefan Roese27139a62015-11-20 13:39:43 +0100272static int mvebu_spi_set_mode(struct udevice *bus, uint mode)
273{
Chris Packham21c3dca2016-10-27 21:16:05 +1300274 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
275 struct kwspi_registers *reg = plat->spireg;
276 u32 data = readl(&reg->cfg);
277
278 data &= ~(KWSPI_CPHA | KWSPI_CPOL | KWSPI_RXLSBF | KWSPI_TXLSBF);
279
280 if (mode & SPI_CPHA)
281 data |= KWSPI_CPHA;
282 if (mode & SPI_CPOL)
283 data |= KWSPI_CPOL;
284 if (mode & SPI_LSB_FIRST)
285 data |= (KWSPI_RXLSBF | KWSPI_TXLSBF);
286
287 writel(data, &reg->cfg);
288
Stefan Roese27139a62015-11-20 13:39:43 +0100289 return 0;
290}
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530291
Stefan Roese27139a62015-11-20 13:39:43 +0100292static int mvebu_spi_xfer(struct udevice *dev, unsigned int bitlen,
293 const void *dout, void *din, unsigned long flags)
294{
295 struct udevice *bus = dev->parent;
296 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
297
298 return _spi_xfer(plat->spireg, bitlen, dout, din, flags);
299}
300
Stefan Roese90b499a2016-02-11 11:37:38 +0100301static int mvebu_spi_claim_bus(struct udevice *dev)
302{
303 struct udevice *bus = dev->parent;
304 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
305
306 /* Configure the chip-select in the CTRL register */
307 clrsetbits_le32(&plat->spireg->ctrl,
308 KWSPI_CS_MASK << KWSPI_CS_SHIFT,
309 spi_chip_select(dev) << KWSPI_CS_SHIFT);
310
311 return 0;
312}
313
Stefan Roese27139a62015-11-20 13:39:43 +0100314static int mvebu_spi_probe(struct udevice *bus)
315{
316 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
317 struct kwspi_registers *reg = plat->spireg;
318
319 writel(KWSPI_SMEMRDY, &reg->ctrl);
320 writel(KWSPI_SMEMRDIRQ, &reg->irq_cause);
321 writel(KWSPI_IRQMASK, &reg->irq_mask);
Prafulla Wadaskar1fd6a9b2009-05-30 01:13:33 +0530322
323 return 0;
324}
Stefan Roeseff74ca42015-11-20 08:44:21 +0100325
Stefan Roese27139a62015-11-20 13:39:43 +0100326static int mvebu_spi_ofdata_to_platdata(struct udevice *bus)
Stefan Roeseff74ca42015-11-20 08:44:21 +0100327{
Stefan Roese27139a62015-11-20 13:39:43 +0100328 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
329
330 plat->spireg = (struct kwspi_registers *)dev_get_addr(bus);
331
332 return 0;
Stefan Roeseff74ca42015-11-20 08:44:21 +0100333}
Stefan Roese27139a62015-11-20 13:39:43 +0100334
335static const struct dm_spi_ops mvebu_spi_ops = {
Stefan Roese90b499a2016-02-11 11:37:38 +0100336 .claim_bus = mvebu_spi_claim_bus,
Stefan Roese27139a62015-11-20 13:39:43 +0100337 .xfer = mvebu_spi_xfer,
338 .set_speed = mvebu_spi_set_speed,
339 .set_mode = mvebu_spi_set_mode,
340 /*
341 * cs_info is not needed, since we require all chip selects to be
342 * in the device tree explicitly
343 */
344};
345
346static const struct udevice_id mvebu_spi_ids[] = {
Stefan Roesed6ca0982016-01-29 10:04:15 +0100347 { .compatible = "marvell,armada-375-spi" },
Stefan Roese27139a62015-11-20 13:39:43 +0100348 { .compatible = "marvell,armada-380-spi" },
349 { .compatible = "marvell,armada-xp-spi" },
350 { }
351};
352
353U_BOOT_DRIVER(mvebu_spi) = {
354 .name = "mvebu_spi",
355 .id = UCLASS_SPI,
356 .of_match = mvebu_spi_ids,
357 .ops = &mvebu_spi_ops,
358 .ofdata_to_platdata = mvebu_spi_ofdata_to_platdata,
359 .platdata_auto_alloc_size = sizeof(struct mvebu_spi_platdata),
360 .priv_auto_alloc_size = sizeof(struct mvebu_spi_priv),
361 .probe = mvebu_spi_probe,
362};
363#endif