blob: 21b12a70c8ea775541195168423ed1e667388425 [file] [log] [blame]
Marek Vasutf670cd72022-05-21 16:56:26 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2022 Marek Vasut <marex@denx.de>
4 */
5
6#include <common.h>
7#include <hang.h>
8#include <image.h>
9#include <init.h>
10#include <spl.h>
11#include <asm/io.h>
12#include <asm-generic/gpio.h>
13#include <asm/arch/clock.h>
14#include <asm/arch/imx8mp_pins.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/mach-imx/boot_mode.h>
17#include <asm/arch/ddr.h>
Shiji Yangbb112342023-08-03 09:47:16 +080018#include <asm/sections.h>
Marek Vasutf670cd72022-05-21 16:56:26 +020019
20#include <dm/uclass.h>
21#include <dm/device.h>
22#include <dm/uclass-internal.h>
23#include <dm/device-internal.h>
24
Marek Vasut5ca41212023-09-21 20:44:17 +020025#include <linux/bitfield.h>
26
Marek Vasutf670cd72022-05-21 16:56:26 +020027#include <power/pmic.h>
28#include <power/pca9450.h>
29
30#include "lpddr4_timing.h"
31
32DECLARE_GLOBAL_DATA_PTR;
33
34#define UART_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_FSEL1)
35#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
36
37static const iomux_v3_cfg_t uart_pads[] = {
38 MX8MP_PAD_SAI2_RXFS__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
39 MX8MP_PAD_SAI2_RXC__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
40};
41
42static const iomux_v3_cfg_t wdog_pads[] = {
43 MX8MP_PAD_GPIO1_IO02__WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
44};
45
Marek Vasut5ca41212023-09-21 20:44:17 +020046static bool dh_gigabit_eqos, dh_gigabit_fec;
Marek Vasuteaee3032023-09-21 20:44:20 +020047static u8 dh_som_rev;
Marek Vasut5ca41212023-09-21 20:44:17 +020048
Marek Vasutf670cd72022-05-21 16:56:26 +020049static void dh_imx8mp_early_init_f(void)
50{
51 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
52
53 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
54
55 set_wdog_reset(wdog);
56
57 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
58}
59
60static int dh_imx8mp_board_power_init(void)
61{
62 struct udevice *dev;
63 int ret;
64
65 ret = pmic_get("pmic@25", &dev);
66 if (ret == -ENODEV) {
67 puts("Failed to get PMIC\n");
68 return 0;
69 }
70 if (ret != 0)
71 return ret;
72
73 /* BUCKxOUT_DVS0/1 control BUCK123 output. */
74 pmic_reg_write(dev, PCA9450_BUCK123_DVS, 0x29);
75
76 /* Increase VDD_SOC to typical value 0.95V before first DRAM access. */
77 if (IS_ENABLED(CONFIG_IMX8M_VDD_SOC_850MV))
78 /* Set DVS0 to 0.85V for special case. */
79 pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, 0x14);
80 else
81 pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, 0x1c);
82
83 /* Set DVS1 to 0.85v for suspend. */
84 pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS1, 0x14);
85
86 /*
87 * Enable DVS control through PMIC_STBY_REQ and
88 * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H).
89 */
90 pmic_reg_write(dev, PCA9450_BUCK1CTRL, 0x59);
91
92 /* Kernel uses OD/OD frequency for SoC. */
93
94 /* To avoid timing risk from SoC to ARM, increase VDD_ARM to OD voltage 0.95V */
95 pmic_reg_write(dev, PCA9450_BUCK2OUT_DVS0, 0x1c);
96
Marek Vasutd99c1652023-12-16 06:42:28 +010097 /* DRAM Vdd1 always FPWM */
98 pmic_reg_write(dev, PCA9450_BUCK5CTRL, 0x0d);
99 /* DRAM Vdd2/Vddq always FPWM */
100 pmic_reg_write(dev, PCA9450_BUCK6CTRL, 0x0d);
101
Marek Vasutf670cd72022-05-21 16:56:26 +0200102 /* Set LDO4 and CONFIG2 to enable the I2C level translator. */
103 pmic_reg_write(dev, PCA9450_LDO4CTRL, 0x59);
104 pmic_reg_write(dev, PCA9450_CONFIG2, 0x1);
105
106 return 0;
107}
108
109static struct dram_timing_info *dram_timing_info[8] = {
110 NULL, /* 512 MiB */
111 NULL, /* 1024 MiB */
112 NULL, /* 1536 MiB */
Marek Vasut9fa78d62023-02-11 22:49:01 +0100113 &dh_imx8mp_dhcom_dram_timing_16g_x32, /* 2048 MiB */
Marek Vasutf670cd72022-05-21 16:56:26 +0200114 NULL, /* 3072 MiB */
115 &dh_imx8mp_dhcom_dram_timing_32g_x32, /* 4096 MiB */
116 NULL, /* 6144 MiB */
117 NULL, /* 8192 MiB */
118};
119
120static void spl_dram_init(void)
121{
122 const u16 size[] = { 512, 1024, 1536, 2048, 3072, 4096, 6144, 8192 };
123 u8 memcfg = dh_get_memcfg();
124 int i;
125
126 printf("DDR: %d MiB [0x%x]\n", size[memcfg], memcfg);
127
128 if (!dram_timing_info[memcfg]) {
129 printf("Unsupported DRAM strapping, trying lowest supported. MEMCFG=0x%x\n",
130 memcfg);
131 for (i = 0; i < ARRAY_SIZE(dram_timing_info); i++)
132 if (dram_timing_info[i]) /* Configuration found */
133 break;
134 }
135
136 ddr_init(dram_timing_info[memcfg]);
137}
138
139void spl_board_init(void)
140{
141 /*
142 * Set GIC clock to 500 MHz for OD VDD_SOC. Kernel driver does not
143 * allow to change it. Should set the clock after PMIC setting done.
144 * Default is 400 MHz (system_pll1_800m with div = 2) set by ROM for
145 * ND VDD_SOC.
146 */
147 clock_enable(CCGR_GIC, 0);
148 clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
149 clock_enable(CCGR_GIC, 1);
150}
151
152int spl_board_boot_device(enum boot_device boot_dev_spl)
153{
154 return BOOT_DEVICE_BOOTROM;
155}
156
Marek Vasut5ca41212023-09-21 20:44:17 +0200157int board_spl_fit_append_fdt_skip(const char *name)
158{
159 if (!dh_gigabit_eqos) { /* 1x or 2x RMII PHY SoM */
160 if (dh_gigabit_fec) { /* 1x RMII PHY SoM */
161 if (!strcmp(name, "fdt-dto-imx8mp-dhcom-som-overlay-eth1xfast"))
162 return 0;
163 } else { /* 2x RMII PHY SoM */
164 if (!strcmp(name, "fdt-dto-imx8mp-dhcom-som-overlay-eth2xfast"))
165 return 0;
166 if (!strcmp(name, "fdt-dto-imx8mp-dhcom-pdk-overlay-eth2xfast")) {
167 /* 2x RMII PHY SoM on PDK2 or PDK3 */
168 if (of_machine_is_compatible("dh,imx8mp-dhcom-pdk2") ||
169 of_machine_is_compatible("dh,imx8mp-dhcom-pdk3"))
170 return 0;
171 }
172 }
173 }
174
Marek Vasuteaee3032023-09-21 20:44:20 +0200175 if (dh_som_rev == 0x0) { /* Prototype SoM rev.100 */
176 if (!strcmp(name, "fdt-dto-imx8mp-dhcom-som-overlay-rev100"))
177 return 0;
178
179 if (!strcmp(name, "fdt-dto-imx8mp-dhcom-pdk3-overlay-rev100") &&
180 of_machine_is_compatible("dh,imx8mp-dhcom-pdk3"))
181 return 0;
182 }
183
Marek Vasut5ca41212023-09-21 20:44:17 +0200184 return 1; /* Skip this DTO */
185}
186
187static void dh_imx8mp_board_cache_config(void)
188{
189 const void __iomem *mux_base = (void __iomem *)IOMUXC_BASE_ADDR;
190 const u32 mux_sion[] = {
191 FIELD_GET(MUX_CTRL_OFS_MASK, MX8MP_PAD_ENET_RX_CTL__GPIO1_IO24),
192 FIELD_GET(MUX_CTRL_OFS_MASK, MX8MP_PAD_SAI1_TXFS__GPIO4_IO10),
Marek Vasuteaee3032023-09-21 20:44:20 +0200193 FIELD_GET(MUX_CTRL_OFS_MASK, MX8MP_PAD_NAND_DQS__GPIO3_IO14),
194 FIELD_GET(MUX_CTRL_OFS_MASK, MX8MP_PAD_SAI1_TXD7__GPIO4_IO19),
195 FIELD_GET(MUX_CTRL_OFS_MASK, MX8MP_PAD_SAI5_MCLK__GPIO3_IO25),
Marek Vasut5ca41212023-09-21 20:44:17 +0200196 };
197 int i;
198
199 for (i = 0; i < ARRAY_SIZE(mux_sion); i++)
200 setbits_le32(mux_base + mux_sion[i], IOMUX_CONFIG_SION);
201
202 dh_gigabit_eqos = !(readl(GPIO1_BASE_ADDR) & BIT(24));
203 dh_gigabit_fec = !(readl(GPIO4_BASE_ADDR) & BIT(10));
Marek Vasuteaee3032023-09-21 20:44:20 +0200204 dh_som_rev = !!(readl(GPIO3_BASE_ADDR) & BIT(14));
205 dh_som_rev |= !!(readl(GPIO4_BASE_ADDR) & BIT(19)) << 1;
206 dh_som_rev |= !!(readl(GPIO3_BASE_ADDR) & BIT(25)) << 2;
Marek Vasut5ca41212023-09-21 20:44:17 +0200207
208 for (i = 0; i < ARRAY_SIZE(mux_sion); i++)
209 clrbits_le32(mux_base + mux_sion[i], IOMUX_CONFIG_SION);
210}
211
Marek Vasutf670cd72022-05-21 16:56:26 +0200212void board_init_f(ulong dummy)
213{
214 struct udevice *dev;
215 int ret;
216
217 arch_cpu_init();
218
219 init_uart_clk(0);
220
221 dh_imx8mp_early_init_f();
222
223 preloader_console_init();
224
225 /* Clear the BSS. */
226 memset(__bss_start, 0, __bss_end - __bss_start);
227
228 ret = spl_early_init();
229 if (ret) {
230 debug("spl_early_init() failed: %d\n", ret);
231 hang();
232 }
233
234 ret = uclass_get_device_by_name(UCLASS_CLK,
235 "clock-controller@30380000",
236 &dev);
237 if (ret < 0) {
238 printf("Failed to find clock node. Check device tree\n");
239 hang();
240 }
241
242 enable_tzc380();
243
244 dh_imx8mp_board_power_init();
245
246 /* DDR initialization */
247 spl_dram_init();
248
Marek Vasut5ca41212023-09-21 20:44:17 +0200249 dh_imx8mp_board_cache_config();
250
Marek Vasutf670cd72022-05-21 16:56:26 +0200251 board_init_r(NULL, 0);
252}