blob: 83a8753e5a0f0b1924b5b903c6a3f41a4f5c51b3 [file] [log] [blame]
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
7 *
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 *
Heiko Schocher466924f2010-02-18 08:08:25 +010011 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010012 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 */
19
20#include <common.h>
21#include <ioports.h>
22#include <mpc83xx.h>
23#include <i2c.h>
24#include <miiphy.h>
25#include <asm/io.h>
26#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010027#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010028#include <pci.h>
29#include <libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020030#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010031
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010032#include "../common/common.h"
33
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010034const qe_iop_conf_t qe_iop_conf_tab[] = {
35 /* port pin dir open_drain assign */
Holger Brunck3bf8b982012-03-21 13:42:46 +010036#if defined(CONFIG_MPC8360)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010037 /* MDIO */
38 {0, 1, 3, 0, 2}, /* MDIO */
39 {0, 2, 1, 0, 1}, /* MDC */
40
41 /* UCC4 - UEC */
42 {1, 14, 1, 0, 1}, /* TxD0 */
43 {1, 15, 1, 0, 1}, /* TxD1 */
44 {1, 20, 2, 0, 1}, /* RxD0 */
45 {1, 21, 2, 0, 1}, /* RxD1 */
46 {1, 18, 1, 0, 1}, /* TX_EN */
47 {1, 26, 2, 0, 1}, /* RX_DV */
48 {1, 27, 2, 0, 1}, /* RX_ER */
49 {1, 24, 2, 0, 1}, /* COL */
50 {1, 25, 2, 0, 1}, /* CRS */
51 {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
52 {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
53
54 /* DUART - UART2 */
55 {5, 0, 1, 0, 2}, /* UART2_SOUT */
56 {5, 2, 1, 0, 1}, /* UART2_RTS */
57 {5, 3, 2, 0, 2}, /* UART2_SIN */
58 {5, 1, 2, 0, 3}, /* UART2_CTS */
Gerlando Falauto7dfecfa2012-10-10 22:13:09 +000059#elif !defined(CONFIG_MPC8309)
Heiko Schocher466924f2010-02-18 08:08:25 +010060 /* Local Bus */
61 {0, 16, 1, 0, 3}, /* LA00 */
62 {0, 17, 1, 0, 3}, /* LA01 */
63 {0, 18, 1, 0, 3}, /* LA02 */
64 {0, 19, 1, 0, 3}, /* LA03 */
65 {0, 20, 1, 0, 3}, /* LA04 */
66 {0, 21, 1, 0, 3}, /* LA05 */
67 {0, 22, 1, 0, 3}, /* LA06 */
68 {0, 23, 1, 0, 3}, /* LA07 */
69 {0, 24, 1, 0, 3}, /* LA08 */
70 {0, 25, 1, 0, 3}, /* LA09 */
71 {0, 26, 1, 0, 3}, /* LA10 */
72 {0, 27, 1, 0, 3}, /* LA11 */
73 {0, 28, 1, 0, 3}, /* LA12 */
74 {0, 29, 1, 0, 3}, /* LA13 */
75 {0, 30, 1, 0, 3}, /* LA14 */
76 {0, 31, 1, 0, 3}, /* LA15 */
77
78 /* MDIO */
79 {3, 4, 3, 0, 2}, /* MDIO */
80 {3, 5, 1, 0, 2}, /* MDC */
81
82 /* UCC4 - UEC */
83 {1, 18, 1, 0, 1}, /* TxD0 */
84 {1, 19, 1, 0, 1}, /* TxD1 */
85 {1, 22, 2, 0, 1}, /* RxD0 */
86 {1, 23, 2, 0, 1}, /* RxD1 */
87 {1, 26, 2, 0, 1}, /* RxER */
88 {1, 28, 2, 0, 1}, /* Rx_DV */
89 {1, 30, 1, 0, 1}, /* TxEN */
90 {1, 31, 2, 0, 1}, /* CRS */
91 {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
92#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010093
94 /* END of table */
95 {0, 0, 0, 0, QE_IOP_TAB_END},
96};
97
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010098static int board_init_i2c_busses(void)
Heiko Schocher46743182009-02-24 11:30:34 +010099{
100 I2C_MUX_DEVICE *dev = NULL;
101 uchar *buf;
102
103 /* Set up the Bus for the DTTs */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100104 buf = (unsigned char *) getenv("dtt_bus");
Heiko Schocher46743182009-02-24 11:30:34 +0100105 if (buf != NULL)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100106 dev = i2c_mux_ident_muxstring(buf);
Heiko Schocher46743182009-02-24 11:30:34 +0100107 if (dev == NULL) {
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100108 printf("Error couldn't add Bus for DTT\n");
109 printf("please setup dtt_bus to where your\n");
110 printf("DTT is found.\n");
Heiko Schocher46743182009-02-24 11:30:34 +0100111 }
112 return 0;
113}
114
Heiko Schocher466924f2010-02-18 08:08:25 +0100115#if defined(CONFIG_SUVD3)
116const uint upma_table[] = {
117 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
118 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
119 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
120 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
121 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
122 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
123 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
124 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
125 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
126 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
127 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
128 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
129 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
130 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
131 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
132 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
133};
134#endif
135
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100136int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100137{
Heiko Schocher3a8dd212011-03-08 10:47:39 +0100138 struct km_bec_fpga *base =
139 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher466924f2010-02-18 08:08:25 +0100140#if defined(CONFIG_SUVD3)
141 immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
142 fsl_lbc_t *lbc = &immap->im_lbc;
143 u32 *mxmr = &lbc->mamr;
144#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100145
Heiko Schocher466924f2010-02-18 08:08:25 +0100146#if defined(CONFIG_MPC8360)
147 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100148 /*
149 * Because of errata in the UCCs, we have to write to the reserved
150 * registers to slow the clocks down.
151 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100152 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +0100153 switch (svid) {
154 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100155 /*
156 * MPC8360ECE.pdf QE_ENET10 table 4:
157 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
158 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
159 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100160 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
161 break;
162 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100163 /*
164 * MPC8360ECE.pdf QE_ENET10 table 4:
165 * IMMR + 0x14AC[24:27] = 1010
166 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100167 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
168 0x00000050, 0x000000a0);
169 break;
170 }
Heiko Schocher466924f2010-02-18 08:08:25 +0100171#endif
172
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100173 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100174 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100175 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100176 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +0200177 /* enable Application Buffer */
178 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100179
Heiko Schocher466924f2010-02-18 08:08:25 +0100180#if defined(CONFIG_SUVD3)
181 /* configure UPMA for APP1 */
182 upmconfig(UPMA, (uint *) upma_table,
183 sizeof(upma_table) / sizeof(uint));
184 out_be32(mxmr, CONFIG_SYS_MAMR);
185#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100186 return 0;
187}
188
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100189int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100190{
191 /* add board specific i2c busses */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100192 board_init_i2c_busses();
Heiko Schocher46743182009-02-24 11:30:34 +0100193 return 0;
194}
195
Heiko Schochercfc58042010-04-26 13:07:28 +0200196int last_stage_init(void)
197{
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200198#if defined(CONFIG_KMCOGE5NE)
199 struct bfticu_iomap *base =
200 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
201 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
202
203 if (dip_switch != 0) {
204 /* start bootloader */
205 puts("DIP: Enabled\n");
206 setenv("actual_bank", "0");
207 }
208#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200209 set_km_env();
210 return 0;
211}
212
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100213int fixed_sdram(void)
214{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100215 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100216 u32 msize = 0;
217 u32 ddr_size;
218 u32 ddr_size_log2;
219
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100220 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100221 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100222 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
223 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
224 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
225 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
226 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
227 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
228 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
229 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
230 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
231 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
232 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
233 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100234 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100235
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100236 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100237 disable_addr_trans();
238 msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
239 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100240 msize /= (1024 * 1024);
241 if (CONFIG_SYS_DDR_SIZE != msize) {
242 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100243 (ddr_size > 1);
244 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100245 if (ddr_size & 1)
246 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100247 out_be32(&im->sysconf.ddrlaw[0].ar,
248 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
249 out_be32(&im->ddr.csbnds[0].csbnds,
250 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100251 }
252
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100253 return msize;
254}
255
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100256phys_size_t initdram(int board_type)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100257{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100258 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100259 u32 msize = 0;
260
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100261 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100262 return -1;
263
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100264 out_be32(&im->sysconf.ddrlaw[0].bar,
265 CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
266 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100267
Peter Tysercb4731f2009-06-30 17:15:50 -0500268#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100269 /*
270 * Initialize DDR ECC byte
271 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100272 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100273#endif
274
275 /* return total bus SDRAM size(bytes) -- DDR */
Heiko Schocher466924f2010-02-18 08:08:25 +0100276 return msize * 1024 * 1024;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100277}
278
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100279int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100280{
Heiko Schocher466924f2010-02-18 08:08:25 +0100281 puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
282
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100283 if (ethernet_present())
284 puts(" with PIGGY.");
285 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100286 return 0;
287}
288
289#if defined(CONFIG_OF_BOARD_SETUP)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100290void ft_board_setup(void *blob, bd_t *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100291{
Heiko Schocher466924f2010-02-18 08:08:25 +0100292 ft_cpu_setup(blob, bd);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100293}
294#endif
Heiko Schocher46743182009-02-24 11:30:34 +0100295
296#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100297int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100298{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100299 ivm_read_eeprom();
Heiko Schocher46743182009-02-24 11:30:34 +0100300 return 0;
301}
302#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200303
304#if defined(CONFIG_POST)
305int post_hotkeys_pressed(void)
306{
307 int testpin = 0;
308 struct km_bec_fpga *base =
309 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
310 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
311 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
312 debug("post_hotkeys_pressed: %d\n", !testpin);
313 return testpin;
314}
315
316ulong post_word_load(void)
317{
318 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
319 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
320 return in_le32(addr);
321
322}
323void post_word_store(ulong value)
324{
325 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
326 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
327 out_le32(addr, value);
328}
329
330int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
331{
332 *vstart = CONFIG_SYS_MEMTEST_START;
333 *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
334 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
335
336 return 0;
337}
338#endif