blob: b1787132abc57bf606274c5568e0ec654dada643 [file] [log] [blame]
Aubrey Li10ebdd92007-03-19 01:24:52 +08001/*
Bin Meng75574052016-02-05 19:30:11 -08002 * U-Boot - Configuration file for BF537 STAMP board
Aubrey Li10ebdd92007-03-19 01:24:52 +08003 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF537_STAMP_H__
6#define __CONFIG_BF537_STAMP_H__
Aubrey Li10ebdd92007-03-19 01:24:52 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey Li10ebdd92007-03-19 01:24:52 +080010
Mike Frysinger62d2a232008-06-01 09:09:48 -040011/*
12 * Processor Settings
13 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf537-0.2
Mike Frysinger62d2a232008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey Li10ebdd92007-03-19 01:24:52 +080016
Aubrey Li10ebdd92007-03-19 01:24:52 +080017
Mike Frysinger62d2a232008-06-01 09:09:48 -040018/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 25000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
Aubrey Li10ebdd92007-03-19 01:24:52 +080033#define CONFIG_VCO_MULT 20
Mike Frysinger62d2a232008-06-01 09:09:48 -040034/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
Aubrey Li10ebdd92007-03-19 01:24:52 +080036#define CONFIG_CCLK_DIV 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040037/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
Mike Frysinger40069e12008-12-08 16:16:11 -050039#define CONFIG_SCLK_DIV 4
Aubrey Li10ebdd92007-03-19 01:24:52 +080040
Aubrey Li10ebdd92007-03-19 01:24:52 +080041
Mike Frysinger62d2a232008-06-01 09:09:48 -040042/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 10
46#define CONFIG_MEM_SIZE 64
Aubrey Li10ebdd92007-03-19 01:24:52 +080047
Mike Frysinger62d2a232008-06-01 09:09:48 -040048#define CONFIG_EBIU_SDRRC_VAL 0x306
49#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
Aubrey Li10ebdd92007-03-19 01:24:52 +080050
Mike Frysinger62d2a232008-06-01 09:09:48 -040051#define CONFIG_EBIU_AMGCTL_VAL 0xFF
52#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
53#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
Aubrey Li10ebdd92007-03-19 01:24:52 +080054
Sonic Zhangae26b402013-02-20 18:05:16 +080055#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mike Frysinger62d2a232008-06-01 09:09:48 -040056#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
57
Aubrey Li10ebdd92007-03-19 01:24:52 +080058
59/*
60 * Network Settings
61 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040062#ifndef __ADSPBF534__
63#define ADI_CMDS_NETWORK 1
64#define CONFIG_BFIN_MAC
65#define CONFIG_NETCONSOLE 1
Aubrey Li10ebdd92007-03-19 01:24:52 +080066#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -040067#define CONFIG_HOSTNAME bf537-stamp
Aubrey Li10ebdd92007-03-19 01:24:52 +080068
Jon Loeliger8262ada2007-07-04 22:31:49 -050069/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040070 * Flash Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050071 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040072#define CONFIG_FLASH_CFI_DRIVER
73#define CONFIG_SYS_FLASH_BASE 0x20000000
74#define CONFIG_SYS_FLASH_CFI
75#define CONFIG_SYS_FLASH_PROTECTION
76#define CONFIG_SYS_MAX_FLASH_BANKS 1
77/* some have 67 sectors (M29W320DB), but newer have 71 (M29W320EB) */
78#define CONFIG_SYS_MAX_FLASH_SECT 71
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050079
80
81/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040082 * SPI Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -050083 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040084#define CONFIG_BFIN_SPI
85#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysinger9a4406462009-06-14 22:29:35 -040086#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysingercf01ec92010-09-19 16:26:55 -040087#define CONFIG_SPI_FLASH_ALL
Jon Loeliger8262ada2007-07-04 22:31:49 -050088
Jon Loeliger8262ada2007-07-04 22:31:49 -050089
Mike Frysinger62d2a232008-06-01 09:09:48 -040090/*
91 * Env Storage Settings
92 */
93#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
94#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Li535ec1f2009-06-12 10:53:22 +000095#define CONFIG_ENV_OFFSET 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -040096#define CONFIG_ENV_SIZE 0x2000
Vivi Li535ec1f2009-06-12 10:53:22 +000097#define CONFIG_ENV_SECT_SIZE 0x10000
Aubrey Li10ebdd92007-03-19 01:24:52 +080098#else
Mike Frysinger62d2a232008-06-01 09:09:48 -040099#define CONFIG_ENV_IS_IN_FLASH
100#define CONFIG_ENV_OFFSET 0x4000
101#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
102#define CONFIG_ENV_SIZE 0x2000
103#define CONFIG_ENV_SECT_SIZE 0x2000
Aubrey Li10ebdd92007-03-19 01:24:52 +0800104#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -0400105#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
106#define ENV_IS_EMBEDDED
Aubrey Li10ebdd92007-03-19 01:24:52 +0800107#else
Mike Frysinger45b57bd2009-07-21 22:17:36 -0400108#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey Li10ebdd92007-03-19 01:24:52 +0800109#endif
Mike Frysinger37f48702009-06-14 06:29:07 -0400110#ifdef ENV_IS_EMBEDDED
111/* WARNING - the following is hand-optimized to fit within
112 * the sector before the environment sector. If it throws
113 * an error during compilation remove an object here to get
114 * it linked after the configuration sector.
115 */
116# define LDS_BOARD_TEXT \
Masahiro Yamada30a198b2013-11-11 14:36:00 +0900117 arch/blackfin/lib/built-in.o (.text*); \
118 arch/blackfin/cpu/built-in.o (.text*); \
Mike Frysinger37f48702009-06-14 06:29:07 -0400119 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingera0d60412010-11-19 19:28:56 -0500120 common/env_embedded.o (.text*);
Mike Frysinger37f48702009-06-14 06:29:07 -0400121#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800122
Aubrey Li10ebdd92007-03-19 01:24:52 +0800123
Mike Frysinger62d2a232008-06-01 09:09:48 -0400124/*
125 * I2C Settings
126 */
Scott Jiang80d27fa2014-11-13 15:30:55 +0800127#define CONFIG_SYS_I2C
Scott Jiang655761e2014-11-13 15:30:53 +0800128#define CONFIG_SYS_I2C_ADI
Aubrey Li10ebdd92007-03-19 01:24:52 +0800129
Aubrey Li10ebdd92007-03-19 01:24:52 +0800130
131/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400132 * SPI_MMC Settings
Aubrey Li10ebdd92007-03-19 01:24:52 +0800133 */
Sonic Zhangae26b402013-02-20 18:05:16 +0800134#define CONFIG_MMC_SPI
135#ifdef CONFIG_MMC_SPI
Mike Frysinger62d2a232008-06-01 09:09:48 -0400136#define CONFIG_MMC
Mike Frysingeraa5e9222010-12-24 12:53:47 -0500137#define CONFIG_GENERIC_MMC
Sonic Zhangae26b402013-02-20 18:05:16 +0800138#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800139
140/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400141 * NAND Settings
Aubrey Li10ebdd92007-03-19 01:24:52 +0800142 */
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400143/* #define CONFIG_NAND_PLAT */
Sonic Zhangae26b402013-02-20 18:05:16 +0800144#ifdef CONFIG_NAND_PLAT
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400145#define CONFIG_SYS_NAND_BASE 0x20212000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_MAX_NAND_DEVICE 1
Aubrey Li10ebdd92007-03-19 01:24:52 +0800147
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400148#define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
149#define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400150#define BFIN_NAND_WRITE(addr, cmd) \
Mike Frysinger62d2a232008-06-01 09:09:48 -0400151 do { \
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400152 bfin_write8(addr, cmd); \
153 SSYNC(); \
Aubrey Li10ebdd92007-03-19 01:24:52 +0800154 } while (0)
155
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400156#define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
157#define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
Mike Frysinger0892b0c2010-07-05 04:55:05 -0400158#define NAND_PLAT_GPIO_DEV_READY GPIO_PF3
Sonic Zhangae26b402013-02-20 18:05:16 +0800159#endif /* CONFIG_NAND_PLAT */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800160
161/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400162 * CF-CARD IDE-HDD Support
Aubrey Li10ebdd92007-03-19 01:24:52 +0800163 */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000164
165/*
166 * Add CF flash card support in TRUE-IDE Mode (CF-IDE-NAND Card)
167 * Strange address mapping Blackfin A13 connects to CF_A0
168 */
169
170/* #define CONFIG_BFIN_TRUE_IDE */
171
172/*
173 * Add CF flash card support in Common Memory Mode (CF-IDE-NAND Card)
174 * This should be the preferred mode
175 */
176
177/* #define CONFIG_BFIN_CF_IDE */
178
179/*
180 * Add IDE Disk Drive (HDD) support
181 * See example interface here:
182 * http://docs.blackfin.uclinux.org/doku.php?id=linux-kernel:drivers:ide-blackfin
183 */
184
185/* #define CONFIG_BFIN_HDD_IDE */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800186
Mike Frysinger62d2a232008-06-01 09:09:48 -0400187#if defined(CONFIG_BFIN_CF_IDE) || \
188 defined(CONFIG_BFIN_HDD_IDE) || \
189 defined(CONFIG_BFIN_TRUE_IDE)
190# define CONFIG_BFIN_IDE 1
191# define CONFIG_CMD_IDE
192#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800193
Aubrey Li10ebdd92007-03-19 01:24:52 +0800194#if defined(CONFIG_BFIN_IDE)
195
196#define CONFIG_DOS_PARTITION 1
197/*
198 * IDE/ATA stuff
199 */
200#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
201#undef CONFIG_IDE_LED /* no led for ide supported */
202#undef CONFIG_IDE_RESET /* no reset for ide supported */
203
Mike Frysinger62d2a232008-06-01 09:09:48 -0400204#define CONFIG_SYS_IDE_MAXBUS 1
205#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey Li10ebdd92007-03-19 01:24:52 +0800206
Mike Frysinger62d2a232008-06-01 09:09:48 -0400207#undef CONFIG_EBIU_AMBCTL1_VAL
208#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC3FFC3
Aubrey Li10ebdd92007-03-19 01:24:52 +0800209
210#define CONFIG_CF_ATASEL_DIS 0x20311800
211#define CONFIG_CF_ATASEL_ENA 0x20311802
212
213#if defined(CONFIG_BFIN_TRUE_IDE)
214/*
215 * Note that these settings aren't for the most part used in include/ata.h
216 * when all of the ATA registers are setup
217 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_ATA_BASE_ADDR 0x2031C000
219#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400220#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
221#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
222#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000223#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A13 */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800224
Mike Frysinger62d2a232008-06-01 09:09:48 -0400225#elif defined(CONFIG_BFIN_CF_IDE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_ATA_BASE_ADDR 0x20211800
227#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400228#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* data I/O */
229#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* normal register accesses */
230#define CONFIG_SYS_ATA_ALT_OFFSET 0x000E /* alternate registers */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000231#define CONFIG_SYS_ATA_STRIDE 1 /* CF_A0=0, with /CE1 /CE2 odd/even byte selects */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800232
Mike Frysinger62d2a232008-06-01 09:09:48 -0400233#elif defined(CONFIG_BFIN_HDD_IDE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_ATA_BASE_ADDR 0x20314000
235#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400236#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
237#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
238#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A1 */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800240#undef CONFIG_SCLK_DIV
241#define CONFIG_SCLK_DIV 8
Mike Frysinger62d2a232008-06-01 09:09:48 -0400242#endif
243
244#endif
245
246
247/*
248 * Misc Settings
249 */
250#define CONFIG_MISC_INIT_R
251#define CONFIG_RTC_BFIN
252#define CONFIG_UART_CONSOLE 0
Aubrey Li10ebdd92007-03-19 01:24:52 +0800253
Mike Frysinger62d2a232008-06-01 09:09:48 -0400254/* Define if want to do post memory test */
255#undef CONFIG_POST
256#ifdef CONFIG_POST
Mike Frysinger8a4e1872011-05-10 13:00:30 -0400257#define CONFIG_SYS_POST_HOTKEYS_GPIO GPIO_PF5
Mike Frysinger32ed1fe2011-05-10 16:22:25 -0400258#define CONFIG_POST_BSPEC1_GPIO_LEDS \
259 GPIO_PF6, GPIO_PF7, GPIO_PF8, GPIO_PF9, GPIO_PF10, GPIO_PF11,
260#define CONFIG_POST_BSPEC2_GPIO_BUTTONS \
261 GPIO_PF5, GPIO_PF4, GPIO_PF3, GPIO_PF2,
262#define CONFIG_POST_BSPEC2_GPIO_NAMES \
263 10, 11, 12, 13,
Mike Frysinger368cfc82011-05-10 16:48:36 -0400264#define CONFIG_SYS_POST_FLASH_START 11
265#define CONFIG_SYS_POST_FLASH_END 71
Mike Frysinger62d2a232008-06-01 09:09:48 -0400266#endif
267
Mike Frysingerafd0fbf2010-01-21 23:29:18 -0500268/* These are for board tests */
269#if 0
270#define CONFIG_BOOTCOMMAND "bootldr 0x203f0100"
Mike Frysingerafd0fbf2010-01-21 23:29:18 -0500271#endif
272
Mike Frysinger62d2a232008-06-01 09:09:48 -0400273
274/*
275 * Pull in common ADI header for remaining command/environment setup
276 */
277#include <configs/bfin_adi_common.h>
Aubrey Li10ebdd92007-03-19 01:24:52 +0800278
Aubrey Li10ebdd92007-03-19 01:24:52 +0800279#endif