Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de> |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <usb.h> |
| 9 | #include <asm/io.h> |
Stefano Babic | 78129d9 | 2011-03-14 15:43:56 +0100 | [diff] [blame] | 10 | #include <asm/arch/imx-regs.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 11 | #include <linux/delay.h> |
Mateusz Kulikowski | 3add69e | 2016-03-31 23:12:23 +0200 | [diff] [blame] | 12 | #include <usb/ehci-ci.h> |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 13 | #include <errno.h> |
| 14 | |
| 15 | #include "ehci.h" |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 16 | |
| 17 | #define USBCTRL_OTGBASE_OFFSET 0x600 |
| 18 | |
Benoît Thébaudeau | e617b3f | 2012-11-13 09:57:48 +0000 | [diff] [blame] | 19 | #define MX25_OTG_SIC_SHIFT 29 |
| 20 | #define MX25_OTG_SIC_MASK (0x3 << MX25_OTG_SIC_SHIFT) |
| 21 | #define MX25_OTG_PM_BIT (1 << 24) |
| 22 | #define MX25_OTG_PP_BIT (1 << 11) |
| 23 | #define MX25_OTG_OCPOL_BIT (1 << 3) |
| 24 | |
| 25 | #define MX25_H1_SIC_SHIFT 21 |
| 26 | #define MX25_H1_SIC_MASK (0x3 << MX25_H1_SIC_SHIFT) |
| 27 | #define MX25_H1_PP_BIT (1 << 18) |
Benoît Thébaudeau | 39eb82b | 2012-11-16 06:46:24 +0000 | [diff] [blame] | 28 | #define MX25_H1_PM_BIT (1 << 16) |
Benoît Thébaudeau | e617b3f | 2012-11-13 09:57:48 +0000 | [diff] [blame] | 29 | #define MX25_H1_IPPUE_UP_BIT (1 << 7) |
| 30 | #define MX25_H1_IPPUE_DOWN_BIT (1 << 6) |
| 31 | #define MX25_H1_TLL_BIT (1 << 5) |
| 32 | #define MX25_H1_USBTE_BIT (1 << 4) |
| 33 | #define MX25_H1_OCPOL_BIT (1 << 2) |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 34 | |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 35 | #define MX31_OTG_SIC_SHIFT 29 |
| 36 | #define MX31_OTG_SIC_MASK (0x3 << MX31_OTG_SIC_SHIFT) |
| 37 | #define MX31_OTG_PM_BIT (1 << 24) |
| 38 | |
| 39 | #define MX31_H2_SIC_SHIFT 21 |
| 40 | #define MX31_H2_SIC_MASK (0x3 << MX31_H2_SIC_SHIFT) |
| 41 | #define MX31_H2_PM_BIT (1 << 16) |
| 42 | #define MX31_H2_DT_BIT (1 << 5) |
| 43 | |
| 44 | #define MX31_H1_SIC_SHIFT 13 |
| 45 | #define MX31_H1_SIC_MASK (0x3 << MX31_H1_SIC_SHIFT) |
| 46 | #define MX31_H1_PM_BIT (1 << 8) |
| 47 | #define MX31_H1_DT_BIT (1 << 4) |
| 48 | |
Benoît Thébaudeau | c44f54d | 2012-11-13 09:58:12 +0000 | [diff] [blame] | 49 | #define MX35_OTG_SIC_SHIFT 29 |
| 50 | #define MX35_OTG_SIC_MASK (0x3 << MX35_OTG_SIC_SHIFT) |
| 51 | #define MX35_OTG_PM_BIT (1 << 24) |
| 52 | #define MX35_OTG_PP_BIT (1 << 11) |
| 53 | #define MX35_OTG_OCPOL_BIT (1 << 3) |
| 54 | |
| 55 | #define MX35_H1_SIC_SHIFT 21 |
| 56 | #define MX35_H1_SIC_MASK (0x3 << MX35_H1_SIC_SHIFT) |
| 57 | #define MX35_H1_PP_BIT (1 << 18) |
Benoît Thébaudeau | a1599d6 | 2012-11-16 01:42:49 +0000 | [diff] [blame] | 58 | #define MX35_H1_PM_BIT (1 << 16) |
Benoît Thébaudeau | c44f54d | 2012-11-13 09:58:12 +0000 | [diff] [blame] | 59 | #define MX35_H1_IPPUE_UP_BIT (1 << 7) |
| 60 | #define MX35_H1_IPPUE_DOWN_BIT (1 << 6) |
| 61 | #define MX35_H1_TLL_BIT (1 << 5) |
| 62 | #define MX35_H1_USBTE_BIT (1 << 4) |
| 63 | #define MX35_H1_OCPOL_BIT (1 << 2) |
| 64 | |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 65 | static int mxc_set_usbcontrol(int port, unsigned int flags) |
| 66 | { |
| 67 | unsigned int v; |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 68 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 69 | v = readl(IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET); |
Tom Rini | eac76b8 | 2021-09-09 07:54:50 -0400 | [diff] [blame^] | 70 | #if defined(CONFIG_MX31) |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 71 | switch (port) { |
| 72 | case 0: /* OTG port */ |
| 73 | v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT); |
| 74 | v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_OTG_SIC_SHIFT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 75 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 76 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 77 | v |= MX31_OTG_PM_BIT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 78 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 79 | break; |
| 80 | case 1: /* H1 port */ |
| 81 | v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT); |
| 82 | v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H1_SIC_SHIFT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 83 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 84 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 85 | v |= MX31_H1_PM_BIT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 86 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 87 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 88 | v |= MX31_H1_DT_BIT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 89 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 90 | break; |
| 91 | case 2: /* H2 port */ |
| 92 | v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT); |
| 93 | v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H2_SIC_SHIFT; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 94 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 95 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 96 | v |= MX31_H2_PM_BIT; |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 97 | |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 98 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 99 | v |= MX31_H2_DT_BIT; |
| 100 | |
| 101 | break; |
| 102 | default: |
| 103 | return -EINVAL; |
| 104 | } |
| 105 | #else |
| 106 | #error MXC EHCI USB driver not supported on this platform |
| 107 | #endif |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 108 | writel(v, IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET); |
Benoît Thébaudeau | 12638de | 2012-11-13 09:55:57 +0000 | [diff] [blame] | 109 | |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 110 | return 0; |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 111 | } |
| 112 | |
Troy Kisky | 7d6bbb9 | 2013-10-10 15:27:57 -0700 | [diff] [blame] | 113 | int ehci_hcd_init(int index, enum usb_init_type init, |
| 114 | struct ehci_hccr **hccr, struct ehci_hcor **hcor) |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 115 | { |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 116 | struct usb_ehci *ehci; |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 117 | #ifdef CONFIG_MX31 |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 118 | struct clock_control_regs *sc_regs = |
| 119 | (struct clock_control_regs *)CCM_BASE; |
| 120 | |
Anatolij Gustschin | 93d79e8 | 2011-11-19 10:10:33 +0000 | [diff] [blame] | 121 | __raw_readl(&sc_regs->ccmr); |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 122 | __raw_writel(__raw_readl(&sc_regs->ccmr) | (1 << 9), &sc_regs->ccmr) ; |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 123 | #endif |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 124 | |
| 125 | udelay(80); |
| 126 | |
Matthias Weisser | dba1f9b | 2011-07-06 00:28:30 +0000 | [diff] [blame] | 127 | ehci = (struct usb_ehci *)(IMX_USB_BASE + |
Benoît Thébaudeau | 27a23bb | 2012-11-13 09:57:59 +0000 | [diff] [blame] | 128 | IMX_USB_PORT_OFFSET * CONFIG_MXC_USB_PORT); |
Lucas Stach | 3494a4c | 2012-09-26 00:14:35 +0200 | [diff] [blame] | 129 | *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength); |
| 130 | *hcor = (struct ehci_hcor *)((uint32_t) *hccr + |
| 131 | HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 132 | setbits_le32(&ehci->usbmode, CM_HOST); |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 133 | __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc); |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 134 | mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS); |
| 135 | |
Stefano Babic | 5e6b1f6 | 2010-10-18 10:23:05 +0200 | [diff] [blame] | 136 | udelay(10000); |
| 137 | |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 138 | return 0; |
| 139 | } |
| 140 | |
| 141 | /* |
| 142 | * Destroy the appropriate control structures corresponding |
| 143 | * the the EHCI host controller. |
| 144 | */ |
Lucas Stach | 3494a4c | 2012-09-26 00:14:35 +0200 | [diff] [blame] | 145 | int ehci_hcd_stop(int index) |
Stefano Babic | adf5b64 | 2010-10-06 09:00:01 +0200 | [diff] [blame] | 146 | { |
| 147 | return 0; |
| 148 | } |