blob: 734c165e5d2715dab7fedfe7d3443bc1d78c8ebc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +03002/*
3 * Copyright (C) 2016 Siarhei Siamashka <siarhei.siamashka@gmail.com>
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +03004 */
5
6#include <common.h>
Simon Glass2dc9c342020-05-10 11:40:01 -06007#include <image.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +03009#include <spl.h>
Andre Przywara05ebd892021-07-06 00:04:43 +010010#include <asm/arch/spl.h>
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030011#include <asm/gpio.h>
12#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060013#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060014#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090015#include <linux/libfdt.h>
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030016
17#ifdef CONFIG_SPL_OS_BOOT
18#error CONFIG_SPL_OS_BOOT is not supported yet
19#endif
20
21/*
22 * This is a very simple U-Boot image loading implementation, trying to
23 * replicate what the boot ROM is doing when loading the SPL. Because we
24 * know the exact pins where the SPI Flash is connected and also know
25 * that the Read Data Bytes (03h) command is supported, the hardware
26 * configuration is very simple and we don't need the extra flexibility
27 * of the SPI framework. Moreover, we rely on the default settings of
28 * the SPI controler hardware registers and only adjust what needs to
29 * be changed. This is good for the code size and this implementation
30 * adds less than 400 bytes to the SPL.
31 *
32 * There are two variants of the SPI controller in Allwinner SoCs:
33 * A10/A13/A20 (sun4i variant) and everything else (sun6i variant).
34 * Both of them are supported.
35 *
36 * The pin mixing part is SoC specific and only A10/A13/A20/H3/A64 are
37 * supported at the moment.
38 */
39
40/*****************************************************************************/
41/* SUN4I variant of the SPI controller */
42/*****************************************************************************/
43
Andre Przywara5c7624d2020-01-28 00:46:40 +000044#define SUN4I_SPI0_CCTL 0x1C
45#define SUN4I_SPI0_CTL 0x08
46#define SUN4I_SPI0_RX 0x00
47#define SUN4I_SPI0_TX 0x04
48#define SUN4I_SPI0_FIFO_STA 0x28
49#define SUN4I_SPI0_BC 0x20
50#define SUN4I_SPI0_TC 0x24
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030051
52#define SUN4I_CTL_ENABLE BIT(0)
53#define SUN4I_CTL_MASTER BIT(1)
54#define SUN4I_CTL_TF_RST BIT(8)
55#define SUN4I_CTL_RF_RST BIT(9)
56#define SUN4I_CTL_XCH BIT(10)
57
58/*****************************************************************************/
59/* SUN6I variant of the SPI controller */
60/*****************************************************************************/
61
Andre Przywara5c7624d2020-01-28 00:46:40 +000062#define SUN6I_SPI0_CCTL 0x24
63#define SUN6I_SPI0_GCR 0x04
64#define SUN6I_SPI0_TCR 0x08
65#define SUN6I_SPI0_FIFO_STA 0x1C
66#define SUN6I_SPI0_MBC 0x30
67#define SUN6I_SPI0_MTC 0x34
68#define SUN6I_SPI0_BCC 0x38
69#define SUN6I_SPI0_TXD 0x200
70#define SUN6I_SPI0_RXD 0x300
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030071
72#define SUN6I_CTL_ENABLE BIT(0)
73#define SUN6I_CTL_MASTER BIT(1)
74#define SUN6I_CTL_SRST BIT(31)
75#define SUN6I_TCR_XCH BIT(31)
76
77/*****************************************************************************/
78
79#define CCM_AHB_GATING0 (0x01C20000 + 0x60)
Andre Przywara0c882df2020-01-28 00:46:43 +000080#define CCM_H6_SPI_BGR_REG (0x03001000 + 0x96c)
81#ifdef CONFIG_MACH_SUN50I_H6
82#define CCM_SPI0_CLK (0x03001000 + 0x940)
83#else
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030084#define CCM_SPI0_CLK (0x01C20000 + 0xA0)
Andre Przywara0c882df2020-01-28 00:46:43 +000085#endif
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030086#define SUN6I_BUS_SOFT_RST_REG0 (0x01C20000 + 0x2C0)
87
88#define AHB_RESET_SPI0_SHIFT 20
89#define AHB_GATE_OFFSET_SPI0 20
90
91#define SPI0_CLK_DIV_BY_2 0x1000
92#define SPI0_CLK_DIV_BY_4 0x1001
Jesse Taubeea3cbc62022-02-11 19:32:34 -050093#define SPI0_CLK_DIV_BY_32 0x100f
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +030094
95/*****************************************************************************/
96
97/*
98 * Allwinner A10/A20 SoCs were using pins PC0,PC1,PC2,PC23 for booting
99 * from SPI Flash, everything else is using pins PC0,PC1,PC2,PC3.
Andre Przywara0c882df2020-01-28 00:46:43 +0000100 * The H6 uses PC0, PC2, PC3, PC5.
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300101 */
102static void spi0_pinmux_setup(unsigned int pin_function)
103{
Andre Przywara0c882df2020-01-28 00:46:43 +0000104 /* All chips use PC0 and PC2. */
105 sunxi_gpio_set_cfgpin(SUNXI_GPC(0), pin_function);
106 sunxi_gpio_set_cfgpin(SUNXI_GPC(2), pin_function);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300107
Andre Przywara0c882df2020-01-28 00:46:43 +0000108 /* All chips except H6 use PC1, and only H6 uses PC5. */
109 if (!IS_ENABLED(CONFIG_MACH_SUN50I_H6))
110 sunxi_gpio_set_cfgpin(SUNXI_GPC(1), pin_function);
111 else
112 sunxi_gpio_set_cfgpin(SUNXI_GPC(5), pin_function);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300113
Andre Przywara0c882df2020-01-28 00:46:43 +0000114 /* Older generations use PC23 for CS, newer ones use PC3. */
Andre Przywarada3bd452020-01-28 00:46:42 +0000115 if (IS_ENABLED(CONFIG_MACH_SUN4I) || IS_ENABLED(CONFIG_MACH_SUN7I) ||
116 IS_ENABLED(CONFIG_MACH_SUN8I_R40))
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300117 sunxi_gpio_set_cfgpin(SUNXI_GPC(23), pin_function);
118 else
119 sunxi_gpio_set_cfgpin(SUNXI_GPC(3), pin_function);
120}
121
Andre Przywara382dab22020-01-28 00:46:41 +0000122static bool is_sun6i_gen_spi(void)
123{
Andre Przywara0c882df2020-01-28 00:46:43 +0000124 return IS_ENABLED(CONFIG_SUNXI_GEN_SUN6I) ||
125 IS_ENABLED(CONFIG_MACH_SUN50I_H6);
Andre Przywara382dab22020-01-28 00:46:41 +0000126}
127
Andre Przywara5c7624d2020-01-28 00:46:40 +0000128static uintptr_t spi0_base_address(void)
129{
Andre Przywarada3bd452020-01-28 00:46:42 +0000130 if (IS_ENABLED(CONFIG_MACH_SUN8I_R40))
131 return 0x01C05000;
132
Andre Przywara0c882df2020-01-28 00:46:43 +0000133 if (IS_ENABLED(CONFIG_MACH_SUN50I_H6))
134 return 0x05010000;
135
Jesse Taubeea3cbc62022-02-11 19:32:34 -0500136 if (!is_sun6i_gen_spi() ||
137 IS_ENABLED(CONFIG_MACH_SUNIV))
Andre Przywara5c7624d2020-01-28 00:46:40 +0000138 return 0x01C05000;
139
140 return 0x01C68000;
141}
142
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300143/*
144 * Setup 6 MHz from OSC24M (because the BROM is doing the same).
145 */
146static void spi0_enable_clock(void)
147{
Andre Przywara5c7624d2020-01-28 00:46:40 +0000148 uintptr_t base = spi0_base_address();
149
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300150 /* Deassert SPI0 reset on SUN6I */
Andre Przywara0c882df2020-01-28 00:46:43 +0000151 if (IS_ENABLED(CONFIG_MACH_SUN50I_H6))
152 setbits_le32(CCM_H6_SPI_BGR_REG, (1U << 16) | 0x1);
153 else if (is_sun6i_gen_spi())
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300154 setbits_le32(SUN6I_BUS_SOFT_RST_REG0,
155 (1 << AHB_RESET_SPI0_SHIFT));
156
157 /* Open the SPI0 gate */
Andre Przywara0c882df2020-01-28 00:46:43 +0000158 if (!IS_ENABLED(CONFIG_MACH_SUN50I_H6))
159 setbits_le32(CCM_AHB_GATING0, (1 << AHB_GATE_OFFSET_SPI0));
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300160
Jesse Taubeea3cbc62022-02-11 19:32:34 -0500161 if (IS_ENABLED(CONFIG_MACH_SUNIV)) {
162 /* Divide by 32, clock source is AHB clock 200MHz */
163 writel(SPI0_CLK_DIV_BY_32, base + SUN6I_SPI0_CCTL);
164 } else {
165 /* Divide by 4 */
166 writel(SPI0_CLK_DIV_BY_4, base + (is_sun6i_gen_spi() ?
167 SUN6I_SPI0_CCTL : SUN4I_SPI0_CCTL));
168 /* 24MHz from OSC24M */
169 writel((1 << 31), CCM_SPI0_CLK);
170 }
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300171
Andre Przywara382dab22020-01-28 00:46:41 +0000172 if (is_sun6i_gen_spi()) {
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300173 /* Enable SPI in the master mode and do a soft reset */
Andre Przywara5c7624d2020-01-28 00:46:40 +0000174 setbits_le32(base + SUN6I_SPI0_GCR, SUN6I_CTL_MASTER |
175 SUN6I_CTL_ENABLE | SUN6I_CTL_SRST);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300176 /* Wait for completion */
Andre Przywara5c7624d2020-01-28 00:46:40 +0000177 while (readl(base + SUN6I_SPI0_GCR) & SUN6I_CTL_SRST)
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300178 ;
179 } else {
180 /* Enable SPI in the master mode and reset FIFO */
Andre Przywara5c7624d2020-01-28 00:46:40 +0000181 setbits_le32(base + SUN4I_SPI0_CTL, SUN4I_CTL_MASTER |
182 SUN4I_CTL_ENABLE |
183 SUN4I_CTL_TF_RST |
184 SUN4I_CTL_RF_RST);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300185 }
186}
187
188static void spi0_disable_clock(void)
189{
Andre Przywara5c7624d2020-01-28 00:46:40 +0000190 uintptr_t base = spi0_base_address();
191
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300192 /* Disable the SPI0 controller */
Andre Przywara382dab22020-01-28 00:46:41 +0000193 if (is_sun6i_gen_spi())
Andre Przywara5c7624d2020-01-28 00:46:40 +0000194 clrbits_le32(base + SUN6I_SPI0_GCR, SUN6I_CTL_MASTER |
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300195 SUN6I_CTL_ENABLE);
196 else
Andre Przywara5c7624d2020-01-28 00:46:40 +0000197 clrbits_le32(base + SUN4I_SPI0_CTL, SUN4I_CTL_MASTER |
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300198 SUN4I_CTL_ENABLE);
199
200 /* Disable the SPI0 clock */
Jesse Taubeea3cbc62022-02-11 19:32:34 -0500201 if (!IS_ENABLED(CONFIG_MACH_SUNIV))
202 writel(0, CCM_SPI0_CLK);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300203
204 /* Close the SPI0 gate */
Andre Przywara0c882df2020-01-28 00:46:43 +0000205 if (!IS_ENABLED(CONFIG_MACH_SUN50I_H6))
206 clrbits_le32(CCM_AHB_GATING0, (1 << AHB_GATE_OFFSET_SPI0));
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300207
208 /* Assert SPI0 reset on SUN6I */
Andre Przywara0c882df2020-01-28 00:46:43 +0000209 if (IS_ENABLED(CONFIG_MACH_SUN50I_H6))
210 clrbits_le32(CCM_H6_SPI_BGR_REG, (1U << 16) | 0x1);
211 else if (is_sun6i_gen_spi())
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300212 clrbits_le32(SUN6I_BUS_SOFT_RST_REG0,
213 (1 << AHB_RESET_SPI0_SHIFT));
214}
215
Andre Przywara90895f62016-11-20 14:56:55 +0000216static void spi0_init(void)
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300217{
218 unsigned int pin_function = SUNXI_GPC_SPI0;
Andre Przywara90895f62016-11-20 14:56:55 +0000219
Andre Przywara0c882df2020-01-28 00:46:43 +0000220 if (IS_ENABLED(CONFIG_MACH_SUN50I) ||
221 IS_ENABLED(CONFIG_MACH_SUN50I_H6))
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300222 pin_function = SUN50I_GPC_SPI0;
Jesse Taubeea3cbc62022-02-11 19:32:34 -0500223 else if (IS_ENABLED(CONFIG_MACH_SUNIV))
224 pin_function = SUNIV_GPC_SPI0;
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300225
226 spi0_pinmux_setup(pin_function);
227 spi0_enable_clock();
228}
229
230static void spi0_deinit(void)
231{
232 /* New SoCs can disable pins, older could only set them as input */
233 unsigned int pin_function = SUNXI_GPIO_INPUT;
Andre Przywara382dab22020-01-28 00:46:41 +0000234
235 if (is_sun6i_gen_spi())
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300236 pin_function = SUNXI_GPIO_DISABLE;
237
238 spi0_disable_clock();
239 spi0_pinmux_setup(pin_function);
240}
241
242/*****************************************************************************/
243
244#define SPI_READ_MAX_SIZE 60 /* FIFO size, minus 4 bytes of the header */
245
246static void sunxi_spi0_read_data(u8 *buf, u32 addr, u32 bufsize,
Andre Przywarac10848d2017-02-16 01:20:25 +0000247 ulong spi_ctl_reg,
248 ulong spi_ctl_xch_bitmask,
249 ulong spi_fifo_reg,
250 ulong spi_tx_reg,
251 ulong spi_rx_reg,
252 ulong spi_bc_reg,
253 ulong spi_tc_reg,
254 ulong spi_bcc_reg)
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300255{
256 writel(4 + bufsize, spi_bc_reg); /* Burst counter (total bytes) */
257 writel(4, spi_tc_reg); /* Transfer counter (bytes to send) */
258 if (spi_bcc_reg)
259 writel(4, spi_bcc_reg); /* SUN6I also needs this */
260
261 /* Send the Read Data Bytes (03h) command header */
262 writeb(0x03, spi_tx_reg);
263 writeb((u8)(addr >> 16), spi_tx_reg);
264 writeb((u8)(addr >> 8), spi_tx_reg);
265 writeb((u8)(addr), spi_tx_reg);
266
267 /* Start the data transfer */
268 setbits_le32(spi_ctl_reg, spi_ctl_xch_bitmask);
269
270 /* Wait until everything is received in the RX FIFO */
271 while ((readl(spi_fifo_reg) & 0x7F) < 4 + bufsize)
272 ;
273
274 /* Skip 4 bytes */
275 readl(spi_rx_reg);
276
277 /* Read the data */
278 while (bufsize-- > 0)
279 *buf++ = readb(spi_rx_reg);
280
281 /* tSHSL time is up to 100 ns in various SPI flash datasheets */
282 udelay(1);
283}
284
285static void spi0_read_data(void *buf, u32 addr, u32 len)
286{
287 u8 *buf8 = buf;
288 u32 chunk_len;
Andre Przywara5c7624d2020-01-28 00:46:40 +0000289 uintptr_t base = spi0_base_address();
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300290
291 while (len > 0) {
292 chunk_len = len;
293 if (chunk_len > SPI_READ_MAX_SIZE)
294 chunk_len = SPI_READ_MAX_SIZE;
295
Andre Przywara382dab22020-01-28 00:46:41 +0000296 if (is_sun6i_gen_spi()) {
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300297 sunxi_spi0_read_data(buf8, addr, chunk_len,
Andre Przywara5c7624d2020-01-28 00:46:40 +0000298 base + SUN6I_SPI0_TCR,
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300299 SUN6I_TCR_XCH,
Andre Przywara5c7624d2020-01-28 00:46:40 +0000300 base + SUN6I_SPI0_FIFO_STA,
301 base + SUN6I_SPI0_TXD,
302 base + SUN6I_SPI0_RXD,
303 base + SUN6I_SPI0_MBC,
304 base + SUN6I_SPI0_MTC,
305 base + SUN6I_SPI0_BCC);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300306 } else {
307 sunxi_spi0_read_data(buf8, addr, chunk_len,
Andre Przywara5c7624d2020-01-28 00:46:40 +0000308 base + SUN4I_SPI0_CTL,
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300309 SUN4I_CTL_XCH,
Andre Przywara5c7624d2020-01-28 00:46:40 +0000310 base + SUN4I_SPI0_FIFO_STA,
311 base + SUN4I_SPI0_TX,
312 base + SUN4I_SPI0_RX,
313 base + SUN4I_SPI0_BC,
314 base + SUN4I_SPI0_TC,
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300315 0);
316 }
317
318 len -= chunk_len;
319 buf8 += chunk_len;
320 addr += chunk_len;
321 }
322}
323
Andre Przywara230fed72017-09-22 22:57:22 +0100324static ulong spi_load_read(struct spl_load_info *load, ulong sector,
325 ulong count, void *buf)
326{
327 spi0_read_data(buf, sector, count);
328
329 return count;
330}
331
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300332/*****************************************************************************/
333
Simon Glass0649e912016-09-24 18:20:14 -0600334static int spl_spi_load_image(struct spl_image_info *spl_image,
335 struct spl_boot_device *bootdev)
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300336{
Andre Przywara230fed72017-09-22 22:57:22 +0100337 int ret = 0;
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300338 struct image_header *header;
339 header = (struct image_header *)(CONFIG_SYS_TEXT_BASE);
Andre Przywara05ebd892021-07-06 00:04:43 +0100340 int load_offset = readl(SPL_ADDR + 0x10);
341
342 load_offset = max(load_offset, CONFIG_SYS_SPI_U_BOOT_OFFS);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300343
344 spi0_init();
345
Andre Przywara05ebd892021-07-06 00:04:43 +0100346 spi0_read_data((void *)header, load_offset, 0x40);
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300347
Andre Przywara230fed72017-09-22 22:57:22 +0100348 if (IS_ENABLED(CONFIG_SPL_LOAD_FIT) &&
349 image_get_magic(header) == FDT_MAGIC) {
350 struct spl_load_info load;
351
352 debug("Found FIT image\n");
353 load.dev = NULL;
354 load.priv = NULL;
355 load.filename = NULL;
356 load.bl_len = 1;
357 load.read = spi_load_read;
358 ret = spl_load_simple_fit(spl_image, &load,
Andre Przywara05ebd892021-07-06 00:04:43 +0100359 load_offset, header);
Andre Przywara230fed72017-09-22 22:57:22 +0100360 } else {
Pali Rohárdda8f882022-01-14 14:31:38 +0100361 ret = spl_parse_image_header(spl_image, bootdev, header);
Andre Przywara230fed72017-09-22 22:57:22 +0100362 if (ret)
363 return ret;
364
365 spi0_read_data((void *)spl_image->load_addr,
Andre Przywara05ebd892021-07-06 00:04:43 +0100366 load_offset, spl_image->size);
Andre Przywara230fed72017-09-22 22:57:22 +0100367 }
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300368
369 spi0_deinit();
Andre Przywara230fed72017-09-22 22:57:22 +0100370
371 return ret;
Siarhei Siamashka6f3ea202016-06-07 14:28:34 +0300372}
Simon Glassb9f6d892016-09-24 18:20:09 -0600373/* Use priorty 0 to override the default if it happens to be linked in */
Priit Laes19d39fc2017-01-02 20:24:50 +0200374SPL_LOAD_IMAGE_METHOD("sunxi SPI", 0, BOOT_DEVICE_SPI, spl_spi_load_image);