blob: 1c74a2e96e93c8abb614a6471a9516b5f92f8d01 [file] [log] [blame]
wdenk8d414a72005-06-10 10:00:19 +00001/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk8d414a72005-06-10 10:00:19 +00006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
16#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
17#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
18#define CONFIG_HMI1001 1 /* HMI1001 board */
19
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020020#ifndef CONFIG_SYS_TEXT_BASE
21#define CONFIG_SYS_TEXT_BASE 0xFFF00000
22#endif
23
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk8d414a72005-06-10 10:00:19 +000025
wdenk8d414a72005-06-10 10:00:19 +000026#define CONFIG_BOARD_EARLY_INIT_R
27
Becky Bruce03ea1be2008-05-08 19:02:12 -050028#define CONFIG_HIGH_BATS 1 /* High BATs supported */
29
wdenk8d414a72005-06-10 10:00:19 +000030/*
31 * Serial console configuration
32 */
33#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
34#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk8d414a72005-06-10 10:00:19 +000036
Wolfgang Denk7d5b5222005-07-21 15:23:29 +020037/* Partitions */
38#define CONFIG_DOS_PARTITION
39
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050040
wdenk8d414a72005-06-10 10:00:19 +000041/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050042 * BOOTP options
43 */
44#define CONFIG_BOOTP_BOOTFILESIZE
45#define CONFIG_BOOTP_BOOTPATH
46#define CONFIG_BOOTP_GATEWAY
47#define CONFIG_BOOTP_HOSTNAME
48
49
50/*
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050051 * Command line configuration.
wdenk8d414a72005-06-10 10:00:19 +000052 */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050053#include <config_cmd_default.h>
wdenk8d414a72005-06-10 10:00:19 +000054
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050055#define CONFIG_CMD_DATE
56#define CONFIG_CMD_DISPLAY
57#define CONFIG_CMD_DHCP
58#define CONFIG_CMD_EEPROM
59#define CONFIG_CMD_I2C
60#define CONFIG_CMD_IDE
61#define CONFIG_CMD_NFS
62#define CONFIG_CMD_PCI
63#define CONFIG_CMD_SNTP
64
wdenk8d414a72005-06-10 10:00:19 +000065
66#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
67
Wolfgang Denk0708bc62010-10-07 21:51:12 +020068#if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069# define CONFIG_SYS_LOWBOOT 1
wdenk8d414a72005-06-10 10:00:19 +000070#endif
71
72/*
73 * Autobooting
74 */
75#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
76
77#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010078 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk8d414a72005-06-10 10:00:19 +000079 "echo"
80
81#undef CONFIG_BOOTARGS
82
83#define CONFIG_EXTRA_ENV_SETTINGS \
84 "netdev=eth0\0" \
85 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010086 "nfsroot=${serverip}:${rootpath}\0" \
wdenk8d414a72005-06-10 10:00:19 +000087 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010088 "addip=setenv bootargs ${bootargs} " \
89 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
90 ":${hostname}:${netdev}:off panic=1\0" \
wdenk8d414a72005-06-10 10:00:19 +000091 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010092 "bootm ${kernel_addr}\0" \
93 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk8d414a72005-06-10 10:00:19 +000094 "rootpath=/opt/eldk/ppc_82xx\0" \
95 ""
96
97#define CONFIG_BOOTCOMMAND "run net_nfs"
98
Wolfgang Denkf8f77072005-08-30 13:04:12 +020099#define CONFIG_MISC_INIT_R 1
100
wdenk8d414a72005-06-10 10:00:19 +0000101/*
102 * IPB Bus clocking configuration.
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk8d414a72005-06-10 10:00:19 +0000105
106/*
wdenka2b932d2005-06-27 13:30:03 +0000107 * I2C configuration
108 */
109#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenka2b932d2005-06-27 13:30:03 +0000111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
113#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenka2b932d2005-06-27 13:30:03 +0000114
115/*
116 * EEPROM configuration
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
119#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
120#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
121#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenka2b932d2005-06-27 13:30:03 +0000122
123/*
124 * RTC configuration
125 */
126#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenka2b932d2005-06-27 13:30:03 +0000128
129/*
wdenk8d414a72005-06-10 10:00:19 +0000130 * Flash configuration
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenk8d414a72005-06-10 10:00:19 +0000133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
135#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
wdenk8d414a72005-06-10 10:00:19 +0000136
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200137#define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
wdenk8d414a72005-06-10 10:00:19 +0000139 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk8d414a72005-06-10 10:00:19 +0000142
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200143#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_CFI
145#define CONFIG_SYS_FLASH_EMPTY_INFO
146#define CONFIG_SYS_FLASH_CFI_AMD_RESET
wdenk8d414a72005-06-10 10:00:19 +0000147
148/*
149 * Environment settings
150 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200151#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200152#define CONFIG_ENV_SIZE 0x4000
153#define CONFIG_ENV_SECT_SIZE 0x20000
154#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
155#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk8d414a72005-06-10 10:00:19 +0000156
157/*
158 * Memory map
159 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_MBAR 0xF0000000
161#define CONFIG_SYS_SDRAM_BASE 0x00000000
162#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
163#define CONFIG_SYS_DISPLAY_BASE 0x80600000
164#define CONFIG_SYS_STATUS1_BASE 0x80600200
165#define CONFIG_SYS_STATUS2_BASE 0x80600300
wdenk8d414a72005-06-10 10:00:19 +0000166
167/* Settings for XLB = 132 MHz */
168#define SDRAM_DDR 1
169#define SDRAM_MODE 0x018D0000
170#define SDRAM_EMODE 0x40090000
171#define SDRAM_CONTROL 0x714f0f00
172#define SDRAM_CONFIG1 0x73722930
173#define SDRAM_CONFIG2 0x47770000
174#define SDRAM_TAPDELAY 0x10000000
175
176/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200178
wdenk8d414a72005-06-10 10:00:19 +0000179/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200180#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
181
182#ifdef CONFIG_POST
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200183#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000184#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200185#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000186#endif
187
Wolfgang Denk0191e472010-10-26 14:34:52 +0200188#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk8d414a72005-06-10 10:00:19 +0000190
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200191#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
193# define CONFIG_SYS_RAMBOOT 1
wdenk8d414a72005-06-10 10:00:19 +0000194#endif
195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
197#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
198#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk8d414a72005-06-10 10:00:19 +0000199
200/*
201 * Ethernet configuration
202 */
203#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800204#define CONFIG_MPC5xxx_FEC_MII100
wdenk8d414a72005-06-10 10:00:19 +0000205#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkde7e1642007-03-07 16:19:46 +0100206#define CONFIG_MII 1 /* MII PHY management */
wdenk8d414a72005-06-10 10:00:19 +0000207
208/*
209 * GPIO configuration
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
wdenk8d414a72005-06-10 10:00:19 +0000212
213/*
wdenk8d414a72005-06-10 10:00:19 +0000214 * Miscellaneous configurable options
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500217#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000219#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000221#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
223#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
224#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500227#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500229#endif
230
wdenk8d414a72005-06-10 10:00:19 +0000231/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_ALT_MEMTEST
wdenk8d414a72005-06-10 10:00:19 +0000233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
235#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk8d414a72005-06-10 10:00:19 +0000236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk8d414a72005-06-10 10:00:19 +0000238
wdenk8d414a72005-06-10 10:00:19 +0000239/*
Jon Loeliger140b69c2007-07-10 09:38:02 -0500240 * Enable loopw command.
wdenk8d414a72005-06-10 10:00:19 +0000241 */
242#define CONFIG_LOOPW
243
244/*
245 * Various low-level settings
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
248#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk8d414a72005-06-10 10:00:19 +0000249
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
251#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
252#define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
253#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
254#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000255
256/* 8Mbit SRAM @0x80100000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_CS1_START 0x80100000
258#define CONFIG_SYS_CS1_SIZE 0x00100000
259#define CONFIG_SYS_CS1_CFG 0x19B00
wdenk8d414a72005-06-10 10:00:19 +0000260
261/* FRAM 32Kbyte @0x80700000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_CS2_START 0x80700000
263#define CONFIG_SYS_CS2_SIZE 0x00008000
264#define CONFIG_SYS_CS2_CFG 0x19800
wdenk8d414a72005-06-10 10:00:19 +0000265
266/* Display H1, Status Inputs, EPLD @0x80600000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CS3_START 0x80600000
268#define CONFIG_SYS_CS3_SIZE 0x00100000
269#define CONFIG_SYS_CS3_CFG 0x00019800
wdenk8d414a72005-06-10 10:00:19 +0000270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_CS_BURST 0x00000000
272#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk8d414a72005-06-10 10:00:19 +0000273
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200274/*-----------------------------------------------------------------------
275 * IDE/ATA stuff Supports IDE harddisk
276 *-----------------------------------------------------------------------
277 */
278
279#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
280
281#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
282#undef CONFIG_IDE_LED /* LED for ide not supported */
283
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
285#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200286
Wolfgang Denk298fed22005-08-10 10:06:25 +0200287#define CONFIG_IDE_PREINIT 1
288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200292
293/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200295
296/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200298
299/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200301
302/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_ATA_STRIDE 4
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200304
305#define CONFIG_ATAPI 1
306
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200307#define CONFIG_VIDEO_SMI_LYNXEM
308#define CONFIG_CFB_CONSOLE
309#define CONFIG_VGA_AS_SINGLE_DEVICE
310#define CONFIG_VIDEO_LOGO
311
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200312/*
313 * PCI Mapping:
314 * 0x40000000 - 0x4fffffff - PCI Memory
315 * 0x50000000 - 0x50ffffff - PCI IO Space
316 */
317#define CONFIG_PCI 1
318#define CONFIG_PCI_PNP 1
319#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -0500320#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200321
322#define CONFIG_PCI_MEM_BUS 0x40000000
323#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
324#define CONFIG_PCI_MEM_SIZE 0x10000000
325
326#define CONFIG_PCI_IO_BUS 0x50000000
327#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
328#define CONFIG_PCI_IO_SIZE 0x01000000
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200331
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200332/*---------------------------------------------------------------------*/
333/* Display addresses */
334/*---------------------------------------------------------------------*/
335
Ilya Yanok435a63d2010-09-09 23:03:32 +0200336#define CONFIG_PDSP188x
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
338#define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200339
wdenk8d414a72005-06-10 10:00:19 +0000340#endif /* __CONFIG_H */