Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2013 Atmel Corporation. |
| 4 | * Josh Wu <josh.wu@atmel.com> |
| 5 | * |
| 6 | * Configuation settings for the AT91SAM9N12-EK boards. |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __AT91SAM9N12_CONFIG_H_ |
| 10 | #define __AT91SAM9N12_CONFIG_H_ |
| 11 | |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 12 | /* ARM asynchronous clock */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 13 | #define CFG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
| 14 | #define CFG_SYS_AT91_MAIN_CLOCK 16000000 /* main clock xtal */ |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 15 | |
| 16 | /* Misc CPU related */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 17 | #define CFG_SYS_SDRAM_BASE 0x20000000 |
| 18 | #define CFG_SYS_SDRAM_SIZE 0x08000000 |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 19 | |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 20 | /* DataFlash */ |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 21 | |
| 22 | /* NAND flash */ |
| 23 | #ifdef CONFIG_CMD_NAND |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 24 | #define CFG_SYS_NAND_BASE 0x40000000 |
| 25 | #define CFG_SYS_NAND_MASK_ALE (1 << 21) |
| 26 | #define CFG_SYS_NAND_MASK_CLE (1 << 22) |
| 27 | #define CFG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(4) |
| 28 | #define CFG_SYS_NAND_READY_PIN GPIO_PIN_PD(5) |
Tom Rini | 00448d2 | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 29 | #endif |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 30 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 31 | #define CFG_EXTRA_ENV_SETTINGS \ |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 32 | "console=console=ttyS0,115200\0" \ |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 33 | "bootargs_nand=rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs rw\0"\ |
| 34 | "bootargs_mmc=root=/dev/mmcblk0p2 rw rootfstype=ext4 rootwait\0" |
| 35 | |
Bo Shen | 9c70939 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 36 | /* SPL */ |
Bo Shen | 9c70939 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 37 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 38 | #define CFG_SYS_MASTER_CLOCK 132096000 |
| 39 | #define CFG_SYS_AT91_PLLA 0x20953f03 |
| 40 | #define CFG_SYS_MCKR 0x1301 |
| 41 | #define CFG_SYS_MCKR_CSS 0x1302 |
Bo Shen | 9c70939 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 42 | |
Wu, Josh | 3f338c1 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 43 | #endif |