blob: da962f3b9377d1d51f6336ce08fa2f4e58da8b19 [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001#ifndef __CONFIG_H
2#define __CONFIG_H
3
4
5/*****************************************************************************
6 *
7 * These settings must match the way _your_ board is set up
8 *
9 *****************************************************************************/
10/* for the AY-Revision which does not use the HRCW */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#define CONFIG_SYS_DEFAULT_IMMR 0x00010000
wdenk5b1d7132002-11-03 00:07:02 +000012
13/* What is the oscillator's (UX2) frequency in Hz? */
14#define CONFIG_8260_CLKIN (66 * 1000 * 1000)
15
16/* How is switch S2 set? We really only want the MODCK[1-3] bits, so
17 * only the 3 least significant bits are important.
18*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020019#define CONFIG_SYS_SBC_S2 0x04
wdenk5b1d7132002-11-03 00:07:02 +000020
21/* What should MODCK_H be? It is dependent on the oscillator
22 * frequency, MODCK[1-3], and desired CPM and core frequencies.
23 * Some example values (all frequencies are in MHz):
24 *
25 * MODCK_H MODCK[1-3] Osc CPM Core
26 * 0x2 0x2 33 133 133
27 * 0x2 0x4 33 133 200
28 * 0x5 0x5 66 133 133
29 * 0x5 0x7 66 133 200
30 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_SBC_MODCK_H 0x06
wdenk5b1d7132002-11-03 00:07:02 +000032
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033#define CONFIG_SYS_SBC_BOOT_LOW 1 /* only for HRCW */
34#undef CONFIG_SYS_SBC_BOOT_LOW
wdenk5b1d7132002-11-03 00:07:02 +000035
36/* What should the base address of the main FLASH be and how big is
37 * it (in MBytes)? This must contain TEXT_BASE from board/sbc8260/config.mk
38 * The main FLASH is whichever is connected to *CS0. U-Boot expects
39 * this to be the SIMM.
40 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_FLASH0_BASE 0x80000000
42#define CONFIG_SYS_FLASH0_SIZE 16
wdenk5b1d7132002-11-03 00:07:02 +000043
44/* What should the base address of the secondary FLASH be and how big
45 * is it (in Mbytes)? The secondary FLASH is whichever is connected
46 * to *CS6. U-Boot expects this to be the on board FLASH. If you don't
47 * want it enabled, don't define these constants.
48 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_FLASH1_BASE 0
50#define CONFIG_SYS_FLASH1_SIZE 0
51#undef CONFIG_SYS_FLASH1_BASE
52#undef CONFIG_SYS_FLASH1_SIZE
wdenk5b1d7132002-11-03 00:07:02 +000053
54/* What should be the base address of SDRAM DIMM and how big is
55 * it (in Mbytes)?
56*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_SDRAM0_BASE 0x00000000
58#define CONFIG_SYS_SDRAM0_SIZE 64
wdenk5b1d7132002-11-03 00:07:02 +000059
60/* What should be the base address of SDRAM DIMM and how big is
61 * it (in Mbytes)?
62*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_SDRAM1_BASE 0x04000000
64#define CONFIG_SYS_SDRAM1_SIZE 32
wdenk5b1d7132002-11-03 00:07:02 +000065
66/* What should be the base address of the LEDs and switch S0?
67 * If you don't want them enabled, don't define this.
68 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_LED_BASE 0x00000000
wdenk5b1d7132002-11-03 00:07:02 +000070
71/*
72 * select serial console configuration
73 *
74 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
75 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
76 * for SCC).
77 *
78 * if CONFIG_CONS_NONE is defined, then the serial console routines must
79 * defined elsewhere.
80 */
81#define CONFIG_CONS_ON_SMC /* define if console on SMC */
82#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
83#undef CONFIG_CONS_NONE /* define if console on neither */
84#define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
85
86/*
87 * select ethernet configuration
88 *
89 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
90 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
91 * for FCC)
92 *
93 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger2517d972007-07-09 17:15:49 -050094 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk5b1d7132002-11-03 00:07:02 +000095 */
96#undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
97#define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
98#undef CONFIG_ETHER_NONE /* define if ethernet on neither */
99#define CONFIG_ETHER_INDEX 3 /* which SCC/FCC channel for ethernet */
100
101#if ( CONFIG_ETHER_INDEX == 3 )
102
103/*
104 * - Rx-CLK is CLK15
105 * - Tx-CLK is CLK16
106 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
107 * - Enable Half Duplex in FSMR
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109# define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
110# define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
111# define CONFIG_SYS_CPMFCR_RAMTYPE 0
112/*#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) */
113# define CONFIG_SYS_FCC_PSMR 0
wdenk5b1d7132002-11-03 00:07:02 +0000114
115#else /* CONFIG_ETHER_INDEX */
116# error "on RPX Super ethernet must be FCC3"
117#endif /* CONFIG_ETHER_INDEX */
118
119#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
121#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk5b1d7132002-11-03 00:07:02 +0000122
123
124/* Define this to reserve an entire FLASH sector (256 KB) for
125 * environment variables. Otherwise, the environment will be
126 * put in the same sector as U-Boot, and changing variables
127 * will erase U-Boot temporarily
128 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200129#define CONFIG_ENV_IN_OWN_SECT
wdenk5b1d7132002-11-03 00:07:02 +0000130
131/* Define to allow the user to overwrite serial and ethaddr */
132#define CONFIG_ENV_OVERWRITE
133
134/* What should the console's baud rate be? */
135#define CONFIG_BAUDRATE 115200
136
137/* Ethernet MAC address */
138#define CONFIG_ETHADDR 08:00:22:50:70:63
139
140#define CONFIG_IPADDR 192.168.1.99
141#define CONFIG_SERVERIP 192.168.1.3
142
143/* Set to a positive value to delay for running BOOTCOMMAND */
144#define CONFIG_BOOTDELAY -1
145
146/* undef this to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_LONGHELP
wdenk5b1d7132002-11-03 00:07:02 +0000148
149/* Monitor Command Prompt */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_PROMPT "=> "
wdenk5b1d7132002-11-03 00:07:02 +0000151
Jon Loeliger573b6232007-07-08 15:12:40 -0500152
153/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500154 * BOOTP options
155 */
156#define CONFIG_BOOTP_BOOTFILESIZE
157#define CONFIG_BOOTP_BOOTPATH
158#define CONFIG_BOOTP_GATEWAY
159#define CONFIG_BOOTP_HOSTNAME
160
161
162/*
Jon Loeliger573b6232007-07-08 15:12:40 -0500163 * Command line configuration.
164 */
165#include <config_cmd_default.h>
166
167#define CONFIG_CMD_IMMAP
168#define CONFIG_CMD_ASKENV
169#define CONFIG_CMD_I2C
170#define CONFIG_CMD_REGINFO
171
172#undef CONFIG_CMD_KGDB
173
wdenk5b1d7132002-11-03 00:07:02 +0000174
175/* Where do the internal registers live? */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_IMMR 0xF0000000
wdenk5b1d7132002-11-03 00:07:02 +0000177
178/* Where do the on board registers (CS4) live? */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_REGS_BASE 0xFA000000
wdenk5b1d7132002-11-03 00:07:02 +0000180
181/*****************************************************************************
182 *
183 * You should not have to modify any of the following settings
184 *
185 *****************************************************************************/
186
187#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
188#define CONFIG_RPXSUPER 1 /* on an Embedded Planet RPX Super Board */
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500189#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk5b1d7132002-11-03 00:07:02 +0000190
wdenkda55c6e2004-01-20 23:12:12 +0000191#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Peter Tyserd3d9a502009-09-16 22:03:08 -0500192#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk5b1d7132002-11-03 00:07:02 +0000193
wdenk5b1d7132002-11-03 00:07:02 +0000194/*
195 * Miscellaneous configurable options
196 */
Jon Loeliger573b6232007-07-08 15:12:40 -0500197#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +0000199#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +0000201#endif
202
203/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
wdenk5b1d7132002-11-03 00:07:02 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MAXARGS 8 /* max number of command args */
wdenk5b1d7132002-11-03 00:07:02 +0000207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +0000209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_MEMTEST_START 0x04000000 /* memtest works on */
211#define CONFIG_SYS_MEMTEST_END 0x06000000 /* 64-96 MB in SDRAM */
wdenk5b1d7132002-11-03 00:07:02 +0000212
213#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
216#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk5b1d7132002-11-03 00:07:02 +0000217
218/* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk5b1d7132002-11-03 00:07:02 +0000220
221/*
222 * Low Level Configuration Settings
223 * (address mappings, register initial values, etc.)
224 * You should know what you are doing if you make changes here.
225 */
226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
228#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM0_BASE
wdenk5b1d7132002-11-03 00:07:02 +0000229
230/*-----------------------------------------------------------------------
231 * Hard Reset Configuration Words
232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#if defined(CONFIG_SYS_SBC_BOOT_LOW)
234# define CONFIG_SYS_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
wdenk5b1d7132002-11-03 00:07:02 +0000235#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236# define CONFIG_SYS_SBC_HRCW_BOOT_FLAGS (0)
237#endif /* defined(CONFIG_SYS_SBC_BOOT_LOW) */
wdenk5b1d7132002-11-03 00:07:02 +0000238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239/* get the HRCW ISB field from CONFIG_SYS_IMMR */
240#define CONFIG_SYS_SBC_HRCW_IMMR ( ((CONFIG_SYS_IMMR & 0x10000000) >> 10) |\
241 ((CONFIG_SYS_IMMR & 0x01000000) >> 7) |\
242 ((CONFIG_SYS_IMMR & 0x00100000) >> 4) )
wdenk5b1d7132002-11-03 00:07:02 +0000243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS11 |\
wdenk57b2d802003-06-27 21:31:46 +0000245 HRCW_DPPC11 |\
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246 CONFIG_SYS_SBC_HRCW_IMMR |\
wdenk57b2d802003-06-27 21:31:46 +0000247 HRCW_MMR00 |\
248 HRCW_LBPC11 |\
249 HRCW_APPC10 |\
250 HRCW_CS10PC00 |\
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251 (CONFIG_SYS_SBC_MODCK_H & HRCW_MODCK_H1111) |\
252 CONFIG_SYS_SBC_HRCW_BOOT_FLAGS)
wdenk5b1d7132002-11-03 00:07:02 +0000253
254/* no slaves */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_HRCW_SLAVE1 0
256#define CONFIG_SYS_HRCW_SLAVE2 0
257#define CONFIG_SYS_HRCW_SLAVE3 0
258#define CONFIG_SYS_HRCW_SLAVE4 0
259#define CONFIG_SYS_HRCW_SLAVE5 0
260#define CONFIG_SYS_HRCW_SLAVE6 0
261#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk5b1d7132002-11-03 00:07:02 +0000262
263/*-----------------------------------------------------------------------
264 * Definitions for initial stack pointer and data area (in DPRAM)
265 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
267#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
268#define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for initial data */
269#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
270#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk5b1d7132002-11-03 00:07:02 +0000271
272/*-----------------------------------------------------------------------
273 * Start addresses for the final memory configuration
274 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
276 * Note also that the logic that sets CONFIG_SYS_RAMBOOT is platform dependent.
wdenk5b1d7132002-11-03 00:07:02 +0000277 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH0_BASE + 0x00F00000)
wdenk5b1d7132002-11-03 00:07:02 +0000279
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
281# define CONFIG_SYS_RAMBOOT
wdenk5b1d7132002-11-03 00:07:02 +0000282#endif
283
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
285#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk5b1d7132002-11-03 00:07:02 +0000286
287/*
288 * For booting Linux, the board info and command line data
289 * have to be in the first 8 MB of memory, since this is
290 * the maximum mapped by the Linux kernel during initialization.
291 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk5b1d7132002-11-03 00:07:02 +0000293
294/*-----------------------------------------------------------------------
295 * FLASH and environment organization
296 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
298#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenk5b1d7132002-11-03 00:07:02 +0000299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
301#define CONFIG_SYS_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
wdenk5b1d7132002-11-03 00:07:02 +0000302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200304# define CONFIG_ENV_IS_IN_FLASH 1
wdenk5b1d7132002-11-03 00:07:02 +0000305
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200306# ifdef CONFIG_ENV_IN_OWN_SECT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200308# define CONFIG_ENV_SECT_SIZE 0x40000
wdenk5b1d7132002-11-03 00:07:02 +0000309# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200311# define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
312# define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
313# endif /* CONFIG_ENV_IN_OWN_SECT */
wdenk5b1d7132002-11-03 00:07:02 +0000314#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200315# define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200317# define CONFIG_ENV_SIZE 0x200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#endif /* CONFIG_SYS_RAMBOOT */
wdenk5b1d7132002-11-03 00:07:02 +0000319
320/*-----------------------------------------------------------------------
321 * Cache Configuration
322 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
wdenk5b1d7132002-11-03 00:07:02 +0000324
Jon Loeliger573b6232007-07-08 15:12:40 -0500325#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk5b1d7132002-11-03 00:07:02 +0000327#endif
328
329/*-----------------------------------------------------------------------
330 * HIDx - Hardware Implementation-dependent Registers 2-11
331 *-----------------------------------------------------------------------
332 * HID0 also contains cache control - initially enable both caches and
333 * invalidate contents, then the final state leaves only the instruction
334 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
335 * but Soft reset does not.
336 *
337 * HID1 has only read-only information - nothing to set.
338 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_HID0_INIT (/*HID0_ICE |*/\
wdenk5b1d7132002-11-03 00:07:02 +0000340 /*HID0_DCE |*/\
341 HID0_ICFI |\
342 HID0_DCI |\
343 HID0_IFEM |\
344 HID0_ABE)
345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_HID0_FINAL (/*HID0_ICE |*/\
wdenk5b1d7132002-11-03 00:07:02 +0000347 HID0_IFEM |\
348 HID0_ABE |\
349 HID0_EMCP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_HID2 0
wdenk5b1d7132002-11-03 00:07:02 +0000351
352/*-----------------------------------------------------------------------
353 * RMR - Reset Mode Register
354 *-----------------------------------------------------------------------
355 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_RMR 0
wdenk5b1d7132002-11-03 00:07:02 +0000357
358/*-----------------------------------------------------------------------
359 * BCR - Bus Configuration 4-25
360 *-----------------------------------------------------------------------
361 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_BCR (BCR_EBM |\
wdenk5b1d7132002-11-03 00:07:02 +0000363 BCR_PLDP |\
364 BCR_EAV |\
365 BCR_NPQM0)
366
367/*-----------------------------------------------------------------------
368 * SIUMCR - SIU Module Configuration 4-31
369 *-----------------------------------------------------------------------
370 */
371
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_SIUMCR (SIUMCR_L2CPC01 |\
wdenk57b2d802003-06-27 21:31:46 +0000373 SIUMCR_APPC10 |\
374 SIUMCR_CS10PC01)
wdenk5b1d7132002-11-03 00:07:02 +0000375
376
377/*-----------------------------------------------------------------------
378 * SYPCR - System Protection Control 11-9
379 * SYPCR can only be written once after reset!
380 *-----------------------------------------------------------------------
381 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
382 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_SYPCR (SYPCR_SWTC |\
wdenk57b2d802003-06-27 21:31:46 +0000384 SYPCR_BMT |\
385 SYPCR_PBME |\
386 SYPCR_LBME |\
387 SYPCR_SWRI |\
388 SYPCR_SWP)
wdenk5b1d7132002-11-03 00:07:02 +0000389
390/*-----------------------------------------------------------------------
391 * TMCNTSC - Time Counter Status and Control 4-40
392 *-----------------------------------------------------------------------
393 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
394 * and enable Time Counter
395 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC |\
wdenk57b2d802003-06-27 21:31:46 +0000397 TMCNTSC_ALR |\
398 TMCNTSC_TCF |\
399 TMCNTSC_TCE)
wdenk5b1d7132002-11-03 00:07:02 +0000400
401/*-----------------------------------------------------------------------
402 * PISCR - Periodic Interrupt Status and Control 4-42
403 *-----------------------------------------------------------------------
404 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
405 * Periodic timer
406 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_PISCR (PISCR_PS |\
wdenk57b2d802003-06-27 21:31:46 +0000408 PISCR_PTF |\
409 PISCR_PTE)
wdenk5b1d7132002-11-03 00:07:02 +0000410
411/*-----------------------------------------------------------------------
412 * SCCR - System Clock Control 9-8
413 *-----------------------------------------------------------------------
414 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_SCCR (SCCR_DFBRG01)
wdenk5b1d7132002-11-03 00:07:02 +0000416
417/*-----------------------------------------------------------------------
418 * RCCR - RISC Controller Configuration 13-7
419 *-----------------------------------------------------------------------
420 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_RCCR 0
wdenk5b1d7132002-11-03 00:07:02 +0000422
423/*
424 * Init Memory Controller:
425 *
426 * Bank Bus Machine PortSz Device
427 * ---- --- ------- ------ ------
428 * 0 60x GPCM 64 bit FLASH (BGA - 16MB AMD AM29DL323DB90)
429 * 1 60x SDRAM 64 bit SDRAM (BGA - 64MB Hitachi HM5225325FBP-B60)
430 * 2 Local SDRAM 32 bit SDRAM (BGA - 32MB Hitachi HM5225325FBP-B60)
431 * 3 unused
432 * 4 60x GPCM 8 bit Board Regs, LEDs, switches
433 * 5 unused
434 * 6 unused
435 * 7 unused
436 * 8 PCMCIA
437 * 9 unused
438 * 10 unused
439 * 11 unused
440*/
441
442/* Bank 0 - FLASH
443 *
444 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH0_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000446 BRx_PS_64 |\
wdenk5b1d7132002-11-03 00:07:02 +0000447 BRx_DECC_NONE |\
wdenk57b2d802003-06-27 21:31:46 +0000448 BRx_MS_GPCM_P |\
449 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000450
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200451#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH0_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000452 ORxG_CSNT |\
453 ORxG_ACS_DIV1 |\
454 ORxG_SCY_6_CLK |\
455 ORxG_EHTR)
wdenk5b1d7132002-11-03 00:07:02 +0000456
457/* Bank 1 - SDRAM
458 *
459 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM0_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000461 BRx_PS_64 |\
462 BRx_MS_SDRAM_P |\
463 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000464
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_SDRAM0_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000466 ORxS_BPD_4 |\
467 ORxS_ROWST_PBI0_A8 |\
468 ORxS_NUMR_12 |\
wdenk5b1d7132002-11-03 00:07:02 +0000469 ORxS_IBID)
470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_PSDMR 0x014DA412
472#define CONFIG_SYS_PSRT 0x79
wdenk5b1d7132002-11-03 00:07:02 +0000473
474
475/* Bank 2 - SDRAM
476 *
477 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM1_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000479 BRx_PS_32 |\
480 BRx_MS_SDRAM_L |\
481 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000482
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483#define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_SDRAM1_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000484 ORxS_BPD_4 |\
485 ORxS_ROWST_PBI0_A9 |\
486 ORxS_NUMR_12)
wdenk5b1d7132002-11-03 00:07:02 +0000487
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_LSDMR 0x0169A512
489#define CONFIG_SYS_LSRT 0x79
wdenk5b1d7132002-11-03 00:07:02 +0000490
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_MPTPR (0x0800 & MPTPR_PTP_MSK)
wdenk5b1d7132002-11-03 00:07:02 +0000492
493/* Bank 4 - On board registers
494 *
495 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_REGS_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000497 BRx_PS_8 |\
498 BRx_MS_GPCM_P |\
499 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000500
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_OR4_PRELIM (ORxG_AM_MSK |\
wdenk57b2d802003-06-27 21:31:46 +0000502 ORxG_CSNT |\
503 ORxG_ACS_DIV1 |\
504 ORxG_SCY_5_CLK |\
505 ORxG_TRLX)
wdenk5b1d7132002-11-03 00:07:02 +0000506
507/*
508 * Internal Definitions
509 *
510 * Boot Flags
511 */
512#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
513#define BOOTFLAG_WARM 0x02 /* Software reboot */
514
515#endif /* __CONFIG_H */