wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 1 | /* |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2001-2005 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | */ |
| 35 | |
| 36 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 37 | #define CONFIG_CPU86 1 /* ...on a CPU86 board */ |
Jon Loeliger | f5ad378 | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 38 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 39 | |
| 40 | /* |
| 41 | * select serial console configuration |
| 42 | * |
| 43 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 44 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 45 | * for SCC). |
| 46 | * |
| 47 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 48 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 49 | * ports on the motherboard which are used for the serial console - see |
| 50 | * cogent/cma101/serial.[ch]). |
| 51 | */ |
| 52 | #undef CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 53 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 54 | #undef CONFIG_CONS_NONE /* define if console on something else*/ |
| 55 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 56 | |
| 57 | #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC) |
| 58 | #define CONFIG_BAUDRATE 230400 |
| 59 | #else |
| 60 | #define CONFIG_BAUDRATE 9600 |
| 61 | #endif |
| 62 | |
| 63 | /* |
| 64 | * select ethernet configuration |
| 65 | * |
| 66 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 67 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 68 | * for FCC) |
| 69 | * |
| 70 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 2517d97 | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 71 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 72 | */ |
| 73 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 74 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 75 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 76 | #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */ |
| 77 | |
| 78 | #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1) |
| 79 | |
| 80 | /* |
| 81 | * - Rx-CLK is CLK11 |
| 82 | * - Tx-CLK is CLK12 |
| 83 | * - RAM for BD/Buffers is on the 60x Bus (see 28-13) |
| 84 | * - Enable Full Duplex in FSMR |
| 85 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | # define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK) |
| 87 | # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12) |
| 88 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 89 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 90 | |
| 91 | #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2) |
| 92 | |
| 93 | /* |
| 94 | * - Rx-CLK is CLK13 |
| 95 | * - Tx-CLK is CLK14 |
| 96 | * - RAM for BD/Buffers is on the 60x Bus (see 28-13) |
| 97 | * - Enable Full Duplex in FSMR |
| 98 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | # define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK) |
| 100 | # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14) |
| 101 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 102 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 103 | |
| 104 | #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */ |
| 105 | |
| 106 | /* system clock rate (CLKIN) - equal to the 60x and local bus speed */ |
| 107 | #define CONFIG_8260_CLKIN 64000000 /* in Hz */ |
| 108 | |
| 109 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 110 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 111 | #define CONFIG_PREBOOT \ |
| 112 | "echo; " \ |
Wolfgang Denk | 1baed66 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 113 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS; " \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 114 | "echo" |
| 115 | |
| 116 | #undef CONFIG_BOOTARGS |
| 117 | #define CONFIG_BOOTCOMMAND \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 118 | "bootp; " \ |
| 119 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 120 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 121 | "bootm" |
| 122 | |
| 123 | /*----------------------------------------------------------------------- |
| 124 | * I2C/EEPROM/RTC configuration |
| 125 | */ |
| 126 | #define CONFIG_SOFT_I2C /* Software I2C support enabled */ |
| 127 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | # define CONFIG_SYS_I2C_SPEED 50000 |
| 129 | # define CONFIG_SYS_I2C_SLAVE 0xFE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 130 | /* |
| 131 | * Software (bit-bang) I2C driver configuration |
| 132 | */ |
| 133 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 134 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 135 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 136 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 137 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 138 | else iop->pdat &= ~0x00010000 |
| 139 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 140 | else iop->pdat &= ~0x00020000 |
| 141 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 142 | |
| 143 | #define CONFIG_RTC_PCF8563 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 145 | |
| 146 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 147 | |
| 148 | /*----------------------------------------------------------------------- |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 149 | * Miscellaneous configuration options |
| 150 | */ |
| 151 | |
| 152 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 154 | |
Jon Loeliger | 1cb2cb6 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 155 | /* |
| 156 | * BOOTP options |
| 157 | */ |
| 158 | #define CONFIG_BOOTP_SUBNETMASK |
| 159 | #define CONFIG_BOOTP_GATEWAY |
| 160 | #define CONFIG_BOOTP_HOSTNAME |
| 161 | #define CONFIG_BOOTP_BOOTPATH |
| 162 | #define CONFIG_BOOTP_BOOTFILESIZE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 163 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 164 | |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 165 | /* |
| 166 | * Command line configuration. |
| 167 | */ |
| 168 | #include <config_cmd_default.h> |
| 169 | |
| 170 | #define CONFIG_CMD_BEDBUG |
| 171 | #define CONFIG_CMD_DATE |
| 172 | #define CONFIG_CMD_DHCP |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 173 | #define CONFIG_CMD_EEPROM |
| 174 | #define CONFIG_CMD_I2C |
| 175 | #define CONFIG_CMD_NFS |
| 176 | #define CONFIG_CMD_SNTP |
| 177 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 178 | |
| 179 | /* |
| 180 | * Miscellaneous configurable options |
| 181 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 183 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 184 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 186 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 188 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 190 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 191 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 192 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 194 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 195 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 201 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 203 | |
| 204 | /* |
| 205 | * For booting Linux, the board info and command line data |
| 206 | * have to be in the first 8 MB of memory, since this is |
| 207 | * the maximum mapped by the Linux kernel during initialization. |
| 208 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 210 | |
| 211 | /*----------------------------------------------------------------------- |
| 212 | * Flash configuration |
| 213 | */ |
| 214 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_BOOTROM_BASE 0xFF800000 |
| 216 | #define CONFIG_SYS_BOOTROM_SIZE 0x00080000 |
| 217 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
| 218 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 219 | |
| 220 | /*----------------------------------------------------------------------- |
| 221 | * FLASH organization |
| 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */ |
| 224 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 225 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 227 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 228 | |
| 229 | /*----------------------------------------------------------------------- |
| 230 | * Other areas to be mapped |
| 231 | */ |
| 232 | |
| 233 | /* CS3: Dual ported SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_DPSRAM_BASE 0x40000000 |
| 235 | #define CONFIG_SYS_DPSRAM_SIZE 0x00020000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 236 | |
| 237 | /* CS4: DiskOnChip */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_DOC_BASE 0xF4000000 |
| 239 | #define CONFIG_SYS_DOC_SIZE 0x00100000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 240 | |
| 241 | /* CS5: FDC37C78 controller */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_FDC37C78_BASE 0xF1000000 |
| 243 | #define CONFIG_SYS_FDC37C78_SIZE 0x00100000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 244 | |
| 245 | /* CS6: Board configuration registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_BCRS_BASE 0xF2000000 |
| 247 | #define CONFIG_SYS_BCRS_SIZE 0x00010000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 248 | |
| 249 | /* CS7: VME Extended Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_VMEEAR_BASE 0x80000000 |
| 251 | #define CONFIG_SYS_VMEEAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 252 | |
| 253 | /* CS8: VME Standard Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_VMESAR_BASE 0xFE000000 |
| 255 | #define CONFIG_SYS_VMESAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 256 | |
| 257 | /* CS9: VME Short I/O Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_VMESIOAR_BASE 0xFD000000 |
| 259 | #define CONFIG_SYS_VMESIOAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 260 | |
| 261 | /*----------------------------------------------------------------------- |
| 262 | * Hard Reset Configuration Words |
| 263 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | * if you change bits in the HRCW, you must also change the CONFIG_SYS_* |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 265 | * defines for the various registers affected by the HRCW e.g. changing |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 267 | */ |
| 268 | #if defined(CONFIG_BOOT_ROM) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 270 | HRCW_BPS01 | HRCW_CS10PC01) |
| 271 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 273 | #endif |
| 274 | |
| 275 | /* no slaves so just fill with zeros */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 277 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 278 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 279 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 280 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 281 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 282 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 283 | |
| 284 | /*----------------------------------------------------------------------- |
| 285 | * Internal Memory Mapped Register |
| 286 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_IMMR 0xF0000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 288 | |
| 289 | /*----------------------------------------------------------------------- |
| 290 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 291 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
| 293 | #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in DPRAM */ |
| 294 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/ |
| 295 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 296 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 297 | |
| 298 | /*----------------------------------------------------------------------- |
| 299 | * Start addresses for the final memory configuration |
| 300 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 302 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 303 | * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 304 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 306 | #define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */ |
| 307 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE |
| 308 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 309 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 310 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 312 | # define CONFIG_SYS_RAMBOOT |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 313 | #endif |
| 314 | |
| 315 | #if 0 |
| 316 | /* environment is in Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 317 | #define CONFIG_ENV_IS_IN_FLASH 1 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 318 | #ifdef CONFIG_BOOT_ROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x70000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 320 | # define CONFIG_ENV_SIZE 0x10000 |
| 321 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 322 | #endif |
| 323 | #else |
| 324 | /* environment is in EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 325 | #define CONFIG_ENV_IS_IN_EEPROM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */ |
| 327 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 328 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 329 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 330 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
| 331 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 332 | #define CONFIG_ENV_OFFSET 512 |
| 333 | #define CONFIG_ENV_SIZE (2048 - 512) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 334 | #endif |
| 335 | |
| 336 | /* |
| 337 | * Internal Definitions |
| 338 | * |
| 339 | * Boot Flags |
| 340 | */ |
| 341 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/ |
| 342 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 343 | |
| 344 | |
| 345 | /*----------------------------------------------------------------------- |
| 346 | * Cache Configuration |
| 347 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 349 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 350 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 351 | #endif |
| 352 | |
| 353 | /*----------------------------------------------------------------------- |
| 354 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 355 | *----------------------------------------------------------------------- |
| 356 | * HID0 also contains cache control - initially enable both caches and |
| 357 | * invalidate contents, then the final state leaves only the instruction |
| 358 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 359 | * but Soft reset does not. |
| 360 | * |
| 361 | * HID1 has only read-only information - nothing to set. |
| 362 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 364 | HID0_DCI|HID0_IFEM|HID0_ABE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 365 | #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE) |
| 366 | #define CONFIG_SYS_HID2 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 367 | |
| 368 | /*----------------------------------------------------------------------- |
| 369 | * RMR - Reset Mode Register 5-5 |
| 370 | *----------------------------------------------------------------------- |
| 371 | * turn on Checkstop Reset Enable |
| 372 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 373 | #define CONFIG_SYS_RMR RMR_CSRE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 374 | |
| 375 | /*----------------------------------------------------------------------- |
| 376 | * BCR - Bus Configuration 4-25 |
| 377 | *----------------------------------------------------------------------- |
| 378 | */ |
| 379 | #define BCR_APD01 0x10000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 380 | #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 381 | |
| 382 | /*----------------------------------------------------------------------- |
| 383 | * SIUMCR - SIU Module Configuration 4-31 |
| 384 | *----------------------------------------------------------------------- |
| 385 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 387 | SIUMCR_CS10PC01|SIUMCR_BCTLC10) |
| 388 | |
| 389 | /*----------------------------------------------------------------------- |
| 390 | * SYPCR - System Protection Control 4-35 |
| 391 | * SYPCR can only be written once after reset! |
| 392 | *----------------------------------------------------------------------- |
| 393 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 394 | */ |
| 395 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 397 | SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 398 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 400 | SYPCR_SWRI|SYPCR_SWP) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 401 | #endif /* CONFIG_WATCHDOG */ |
| 402 | |
| 403 | /*----------------------------------------------------------------------- |
| 404 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 405 | *----------------------------------------------------------------------- |
| 406 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 407 | * and enable Time Counter |
| 408 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 409 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 410 | |
| 411 | /*----------------------------------------------------------------------- |
| 412 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 413 | *----------------------------------------------------------------------- |
| 414 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 415 | * Periodic timer |
| 416 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 417 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 418 | |
| 419 | /*----------------------------------------------------------------------- |
| 420 | * SCCR - System Clock Control 9-8 |
| 421 | *----------------------------------------------------------------------- |
| 422 | * Ensure DFBRG is Divide by 16 |
| 423 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 424 | #define CONFIG_SYS_SCCR SCCR_DFBRG01 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 425 | |
| 426 | /*----------------------------------------------------------------------- |
| 427 | * RCCR - RISC Controller Configuration 13-7 |
| 428 | *----------------------------------------------------------------------- |
| 429 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 430 | #define CONFIG_SYS_RCCR 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 431 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 432 | #define CONFIG_SYS_MIN_AM_MASK 0xC0000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 433 | /*----------------------------------------------------------------------- |
| 434 | * MPTPR - Memory Refresh Timer Prescaler Register 10-18 |
| 435 | *----------------------------------------------------------------------- |
| 436 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 437 | #define CONFIG_SYS_MPTPR 0x1F00 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 438 | |
| 439 | /*----------------------------------------------------------------------- |
| 440 | * PSRT - Refresh Timer Register 10-16 |
| 441 | *----------------------------------------------------------------------- |
| 442 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 443 | #define CONFIG_SYS_PSRT 0x0f |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 444 | |
| 445 | /*----------------------------------------------------------------------- |
| 446 | * PSRT - SDRAM Mode Register 10-10 |
| 447 | *----------------------------------------------------------------------- |
| 448 | */ |
| 449 | |
| 450 | /* SDRAM initialization values for 8-column chips |
| 451 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 452 | #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 453 | ORxS_BPD_4 |\ |
| 454 | ORxS_ROWST_PBI0_A9 |\ |
| 455 | ORxS_NUMR_12) |
| 456 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 458 | PSDMR_BSMA_A14_A16 |\ |
| 459 | PSDMR_SDA10_PBI0_A10 |\ |
| 460 | PSDMR_RFRC_7_CLK |\ |
| 461 | PSDMR_PRETOACT_2W |\ |
| 462 | PSDMR_ACTTORW_1W |\ |
| 463 | PSDMR_LDOTOPRE_1C |\ |
| 464 | PSDMR_WRC_1C |\ |
| 465 | PSDMR_CL_2) |
| 466 | |
| 467 | /* SDRAM initialization values for 9-column chips |
| 468 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 469 | #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 470 | ORxS_BPD_4 |\ |
| 471 | ORxS_ROWST_PBI0_A7 |\ |
| 472 | ORxS_NUMR_13) |
| 473 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 474 | #define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 475 | PSDMR_BSMA_A13_A15 |\ |
| 476 | PSDMR_SDA10_PBI0_A9 |\ |
| 477 | PSDMR_RFRC_7_CLK |\ |
| 478 | PSDMR_PRETOACT_2W |\ |
| 479 | PSDMR_ACTTORW_1W |\ |
| 480 | PSDMR_LDOTOPRE_1C |\ |
| 481 | PSDMR_WRC_1C |\ |
| 482 | PSDMR_CL_2) |
| 483 | |
| 484 | /* |
| 485 | * Init Memory Controller: |
| 486 | * |
| 487 | * Bank Bus Machine PortSz Device |
| 488 | * ---- --- ------- ------ ------ |
| 489 | * 0 60x GPCM 8 bit Boot ROM |
| 490 | * 1 60x GPCM 64 bit FLASH |
| 491 | * 2 60x SDRAM 64 bit SDRAM |
| 492 | * |
| 493 | */ |
| 494 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 495 | #define CONFIG_SYS_MRS_OFFS 0x00000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 496 | |
| 497 | #ifdef CONFIG_BOOT_ROM |
| 498 | /* Bank 0 - Boot ROM |
| 499 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 500 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 501 | BRx_PS_8 |\ |
| 502 | BRx_MS_GPCM_P |\ |
| 503 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 504 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 505 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 506 | ORxG_CSNT |\ |
| 507 | ORxG_ACS_DIV1 |\ |
| 508 | ORxG_SCY_3_CLK |\ |
| 509 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 510 | |
| 511 | /* Bank 1 - FLASH |
| 512 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 513 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 514 | BRx_PS_64 |\ |
| 515 | BRx_MS_GPCM_P |\ |
| 516 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 517 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 518 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 519 | ORxG_CSNT |\ |
| 520 | ORxG_ACS_DIV1 |\ |
| 521 | ORxG_SCY_3_CLK |\ |
| 522 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 523 | |
| 524 | #else /* CONFIG_BOOT_ROM */ |
| 525 | /* Bank 0 - FLASH |
| 526 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 527 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 528 | BRx_PS_64 |\ |
| 529 | BRx_MS_GPCM_P |\ |
| 530 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 531 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 532 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 533 | ORxG_CSNT |\ |
| 534 | ORxG_ACS_DIV1 |\ |
| 535 | ORxG_SCY_3_CLK |\ |
| 536 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 537 | |
| 538 | /* Bank 1 - Boot ROM |
| 539 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 540 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 541 | BRx_PS_8 |\ |
| 542 | BRx_MS_GPCM_P |\ |
| 543 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 544 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 545 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 546 | ORxG_CSNT |\ |
| 547 | ORxG_ACS_DIV1 |\ |
| 548 | ORxG_SCY_3_CLK |\ |
| 549 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 550 | |
| 551 | #endif /* CONFIG_BOOT_ROM */ |
| 552 | |
| 553 | |
| 554 | /* Bank 2 - 60x bus SDRAM |
| 555 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 556 | #ifndef CONFIG_SYS_RAMBOOT |
| 557 | #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 558 | BRx_PS_64 |\ |
| 559 | BRx_MS_SDRAM_P |\ |
| 560 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 561 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 562 | #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 563 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 564 | #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL |
| 565 | #endif /* CONFIG_SYS_RAMBOOT */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 566 | |
| 567 | /* Bank 3 - Dual Ported SRAM |
| 568 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 569 | #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_DPSRAM_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 570 | BRx_PS_16 |\ |
| 571 | BRx_MS_GPCM_P |\ |
| 572 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 573 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 574 | #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DPSRAM_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 575 | ORxG_CSNT |\ |
| 576 | ORxG_ACS_DIV1 |\ |
| 577 | ORxG_SCY_5_CLK |\ |
| 578 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 579 | |
| 580 | /* Bank 4 - DiskOnChip |
| 581 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 582 | #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 583 | BRx_PS_8 |\ |
| 584 | BRx_MS_GPCM_P |\ |
| 585 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 586 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 587 | #define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 588 | ORxG_ACS_DIV2 |\ |
| 589 | ORxG_SCY_5_CLK |\ |
| 590 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 591 | |
| 592 | /* Bank 5 - FDC37C78 controller |
| 593 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 594 | #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FDC37C78_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 595 | BRx_PS_8 |\ |
| 596 | BRx_MS_GPCM_P |\ |
| 597 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 598 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 599 | #define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FDC37C78_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 600 | ORxG_ACS_DIV2 |\ |
| 601 | ORxG_SCY_8_CLK |\ |
| 602 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 603 | |
| 604 | /* Bank 6 - Board control registers |
| 605 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 606 | #define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_BCRS_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 607 | BRx_PS_8 |\ |
| 608 | BRx_MS_GPCM_P |\ |
| 609 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 610 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 611 | #define CONFIG_SYS_OR6_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCRS_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 612 | ORxG_CSNT |\ |
| 613 | ORxG_SCY_5_CLK) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 614 | |
| 615 | /* Bank 7 - VME Extended Access Range |
| 616 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 617 | #define CONFIG_SYS_BR7_PRELIM ((CONFIG_SYS_VMEEAR_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 618 | BRx_PS_32 |\ |
| 619 | BRx_MS_GPCM_P |\ |
| 620 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 621 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 622 | #define CONFIG_SYS_OR7_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMEEAR_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 623 | ORxG_CSNT |\ |
| 624 | ORxG_ACS_DIV1 |\ |
| 625 | ORxG_SCY_5_CLK |\ |
| 626 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 627 | |
| 628 | /* Bank 8 - VME Standard Access Range |
| 629 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 630 | #define CONFIG_SYS_BR8_PRELIM ((CONFIG_SYS_VMESAR_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 631 | BRx_PS_16 |\ |
| 632 | BRx_MS_GPCM_P |\ |
| 633 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 634 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 635 | #define CONFIG_SYS_OR8_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESAR_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 636 | ORxG_CSNT |\ |
| 637 | ORxG_ACS_DIV1 |\ |
| 638 | ORxG_SCY_5_CLK |\ |
| 639 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 640 | |
| 641 | /* Bank 9 - VME Short I/O Access Range |
| 642 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 643 | #define CONFIG_SYS_BR9_PRELIM ((CONFIG_SYS_VMESIOAR_BASE & BRx_BA_MSK) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 644 | BRx_PS_16 |\ |
| 645 | BRx_MS_GPCM_P |\ |
| 646 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 647 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 648 | #define CONFIG_SYS_OR9_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESIOAR_SIZE) |\ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 649 | ORxG_CSNT |\ |
| 650 | ORxG_ACS_DIV1 |\ |
| 651 | ORxG_SCY_5_CLK |\ |
| 652 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 653 | |
| 654 | #endif /* __CONFIG_H */ |