blob: f5f648d7aa1c8e6d5b8fa166b3a2779fb1cb296a [file] [log] [blame]
Marek Vasut163551a2010-05-11 04:31:44 +02001/*
2 * Toradex Colibri PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +01005 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut163551a2010-05-11 04:31:44 +02006 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut163551a2010-05-11 04:31:44 +02008 */
9
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010010#ifndef __CONFIG_H
11#define __CONFIG_H
Marek Vasut163551a2010-05-11 04:31:44 +020012
13/*
14 * High Level Board Configuration Options
15 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010016#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010017/* Avoid overwriting factory configuration block */
18#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020019
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020020/* We will never enable dcache because we have to setup MMU first */
21#define CONFIG_SYS_DCACHE_OFF
22
Marek Vasut163551a2010-05-11 04:31:44 +020023/*
24 * Environment settings
25 */
Marek Vasute326a232011-11-26 07:15:36 +010026#define CONFIG_ENV_OVERWRITE
27#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
28#define CONFIG_ARCH_CPU_INIT
Marek Vasut163551a2010-05-11 04:31:44 +020029#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010030 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut163551a2010-05-11 04:31:44 +020031 "bootm 0xa0000000; " \
32 "fi; " \
33 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
34 "bootm 0xa0000000; " \
35 "fi; " \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010036 "bootm 0xc0000;"
Marek Vasut163551a2010-05-11 04:31:44 +020037#define CONFIG_TIMESTAMP
Marek Vasut163551a2010-05-11 04:31:44 +020038#define CONFIG_CMDLINE_TAG
39#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut163551a2010-05-11 04:31:44 +020040
41/*
42 * Serial Console Configuration
43 */
Marek Vasut163551a2010-05-11 04:31:44 +020044
45/*
46 * Bootloader Components Configuration
47 */
Marek Vasut163551a2010-05-11 04:31:44 +020048
Marcel Ziswiler99c53412015-08-16 04:16:36 +020049/* I2C support */
50#ifdef CONFIG_SYS_I2C
Marcel Ziswiler99c53412015-08-16 04:16:36 +020051#define CONFIG_SYS_I2C_PXA
52#define CONFIG_PXA_STD_I2C
53#define CONFIG_PXA_PWR_I2C
54#define CONFIG_SYS_I2C_SPEED 100000
55#endif
56
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020057/* LCD support */
58#ifdef CONFIG_LCD
59#define CONFIG_PXA_LCD
60#define CONFIG_PXA_VGA
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020061#define CONFIG_LCD_LOGO
62#endif
63
Marek Vasut163551a2010-05-11 04:31:44 +020064/*
65 * Networking Configuration
Marek Vasut163551a2010-05-11 04:31:44 +020066 */
67#ifdef CONFIG_CMD_NET
Marek Vasut163551a2010-05-11 04:31:44 +020068
Marek Vasut163551a2010-05-11 04:31:44 +020069#define CONFIG_DRIVER_DM9000 1
70#define CONFIG_DM9000_BASE 0x08000000
71#define DM9000_IO (CONFIG_DM9000_BASE)
72#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
73#define CONFIG_NET_RETRY_COUNT 10
74
75#define CONFIG_BOOTP_BOOTFILESIZE
Marek Vasut163551a2010-05-11 04:31:44 +020076#endif
77
Marek Vasut163551a2010-05-11 04:31:44 +020078#define CONFIG_SYS_DEVICE_NULLDEV 1
Marek Vasute326a232011-11-26 07:15:36 +010079
Marek Vasut163551a2010-05-11 04:31:44 +020080/*
81 * Clock Configuration
82 */
Marek Vasute326a232011-11-26 07:15:36 +010083#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut163551a2010-05-11 04:31:44 +020084
85/*
Marek Vasut163551a2010-05-11 04:31:44 +020086 * DRAM Map
87 */
88#define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
89#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
90#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
91
92#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
93#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
94
95#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
96#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
97
Marek Vasute326a232011-11-26 07:15:36 +010098#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut62f66a52010-09-23 09:46:57 +020099#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasute326a232011-11-26 07:15:36 +0100100#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut62f66a52010-09-23 09:46:57 +0200101
Marek Vasut163551a2010-05-11 04:31:44 +0200102/*
103 * NOR FLASH
104 */
105#ifdef CONFIG_CMD_FLASH
106#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200107#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut163551a2010-05-11 04:31:44 +0200108#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
109
110#define CONFIG_SYS_FLASH_CFI
111#define CONFIG_FLASH_CFI_DRIVER 1
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200112#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut163551a2010-05-11 04:31:44 +0200113
114#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
115#define CONFIG_SYS_MAX_FLASH_BANKS 1
116
Marek Vasute326a232011-11-26 07:15:36 +0100117#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
118#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200119#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
120#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut163551a2010-05-11 04:31:44 +0200121
122#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
123#define CONFIG_SYS_FLASH_PROTECTION 1
Marek Vasut163551a2010-05-11 04:31:44 +0200124#endif
125
Marek Vasute326a232011-11-26 07:15:36 +0100126#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100127#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +0200128
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100129/* Skip factory configuration block */
Marek Vasute326a232011-11-26 07:15:36 +0100130#define CONFIG_ENV_ADDR \
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100131 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
Marek Vasute326a232011-11-26 07:15:36 +0100132#define CONFIG_ENV_SIZE 0x40000
133#define CONFIG_ENV_SECT_SIZE 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +0200134
135/*
136 * GPIO settings
137 */
138#define CONFIG_SYS_GPSR0_VAL 0x00000000
139#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100140#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut163551a2010-05-11 04:31:44 +0200141#define CONFIG_SYS_GPSR3_VAL 0x00000000
142
143#define CONFIG_SYS_GPCR0_VAL 0x00000000
144#define CONFIG_SYS_GPCR1_VAL 0x00000000
145#define CONFIG_SYS_GPCR2_VAL 0x00000000
146#define CONFIG_SYS_GPCR3_VAL 0x00000000
147
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100148#define CONFIG_SYS_GPDR0_VAL 0xc8008000
149#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
150#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
151#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut163551a2010-05-11 04:31:44 +0200152
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100153#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
154#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
155#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
156#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
157#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
158#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
159#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
160#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut163551a2010-05-11 04:31:44 +0200161
162#define CONFIG_SYS_PSSR_VAL 0x30
163
164/*
165 * Clock settings
166 */
167#define CONFIG_SYS_CKEN 0x00500240
168#define CONFIG_SYS_CCCR 0x02000290
169
170/*
171 * Memory settings
172 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100173#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
174#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
175#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
176#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
177#define CONFIG_SYS_MDREFR_VAL 0x2003a031
178#define CONFIG_SYS_MDMRS_VAL 0x00220022
179#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut163551a2010-05-11 04:31:44 +0200180#define CONFIG_SYS_SXCNFG_VAL 0x40044004
181
182/*
183 * PCMCIA and CF Interfaces
184 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100185#define CONFIG_SYS_MECR_VAL 0x00000000
186#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut163551a2010-05-11 04:31:44 +0200187#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100188#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut163551a2010-05-11 04:31:44 +0200189#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100190#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut163551a2010-05-11 04:31:44 +0200191#define CONFIG_SYS_MCIO1_VAL 0x0001430f
192
Marek Vasutcb4d3372011-11-26 11:27:50 +0100193#include "pxa-common.h"
Marek Vasut163551a2010-05-11 04:31:44 +0200194
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100195#endif /* __CONFIG_H */