blob: 2fefe98f85e625a5a89f535aa1d787fbb65f65de [file] [log] [blame]
Aubrey Li51185db2007-03-20 18:16:24 +08001/*
Bin Meng75574052016-02-05 19:30:11 -08002 * U-Boot - Configuration file for BF561 EZKIT board
Aubrey Li51185db2007-03-20 18:16:24 +08003 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF561_EZKIT_H__
6#define __CONFIG_BF561_EZKIT_H__
Aubrey Li51185db2007-03-20 18:16:24 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey Li51185db2007-03-20 18:16:24 +080010/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040011 * Processor Settings
Aubrey Li51185db2007-03-20 18:16:24 +080012 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050013#define CONFIG_BFIN_CPU bf561-0.3
Mike Frysinger62d2a232008-06-01 09:09:48 -040014#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey Li51185db2007-03-20 18:16:24 +080015
Aubrey Li51185db2007-03-20 18:16:24 +080016/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040017 * Clock Settings
18 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
19 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
Aubrey Li51185db2007-03-20 18:16:24 +080020 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040021/* CONFIG_CLKIN_HZ is any value in Hz */
22#define CONFIG_CLKIN_HZ 30000000
23/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
24/* 1 = CLKIN / 2 */
25#define CONFIG_CLKIN_HALF 0
26/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
27/* 1 = bypass PLL */
28#define CONFIG_PLL_BYPASS 0
29/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
30/* Values can range from 0-63 (where 0 means 64) */
31#define CONFIG_VCO_MULT 20
32/* CCLK_DIV controls the core clock divider */
33/* Values can be 1, 2, 4, or 8 ONLY */
34#define CONFIG_CCLK_DIV 1
35/* SCLK_DIV controls the system clock divider */
36/* Values can range from 1-15 */
37#define CONFIG_SCLK_DIV 6
Aubrey Li51185db2007-03-20 18:16:24 +080038
Aubrey Li51185db2007-03-20 18:16:24 +080039/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040040 * Memory Settings
Aubrey Li51185db2007-03-20 18:16:24 +080041 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040042#define CONFIG_MEM_ADD_WDTH 9
43#define CONFIG_MEM_SIZE 64
Aubrey Li51185db2007-03-20 18:16:24 +080044
Mike Frysinger62d2a232008-06-01 09:09:48 -040045#define CONFIG_EBIU_SDRRC_VAL 0x306
46#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
Aubrey Li51185db2007-03-20 18:16:24 +080047
Mike Frysinger62d2a232008-06-01 09:09:48 -040048#define CONFIG_EBIU_AMGCTL_VAL 0x3F
49#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
50#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
Aubrey Li51185db2007-03-20 18:16:24 +080051
Mike Frysinger62d2a232008-06-01 09:09:48 -040052#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
53#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
Aubrey Li51185db2007-03-20 18:16:24 +080054
Aubrey Li51185db2007-03-20 18:16:24 +080055/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040056 * Network Settings
Aubrey Li51185db2007-03-20 18:16:24 +080057 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040058#define ADI_CMDS_NETWORK 1
Ben Warren0fd6aae2009-10-04 22:37:03 -070059#define CONFIG_SMC91111 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040060#define CONFIG_SMC91111_BASE 0x2C010300
61#define CONFIG_SMC_USE_32_BIT 1
62#define CONFIG_HOSTNAME bf561-ezkit
Aubrey Li51185db2007-03-20 18:16:24 +080063
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050064/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040065 * Flash Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -050066 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040067#define CONFIG_SYS_FLASH_CFI
68#define CONFIG_FLASH_CFI_DRIVER
69#define CONFIG_SYS_FLASH_CFI_AMD_RESET
70#define CONFIG_SYS_FLASH_BASE 0x20000000
71#define CONFIG_SYS_MAX_FLASH_BANKS 1
72#define CONFIG_SYS_MAX_FLASH_SECT 135
73/* The BF561-EZKIT uses a top boot flash */
74#define CONFIG_ENV_IS_IN_FLASH 1
Mike Frysingerba31b832011-05-09 15:43:27 -040075#define CONFIG_ENV_OFFSET (0x800000 - CONFIG_ENV_SECT_SIZE)
Mike Frysinger7b06b5e2010-12-23 18:07:01 -050076#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
Mike Frysingerba31b832011-05-09 15:43:27 -040077#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
78#define CONFIG_ENV_SECT_SIZE 0x2000
Jon Loeliger8262ada2007-07-04 22:31:49 -050079
Aubrey Li51185db2007-03-20 18:16:24 +080080/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040081 * I2C Settings
Aubrey Li51185db2007-03-20 18:16:24 +080082 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010083#define CONFIG_SYS_I2C_SOFT
84#ifdef CONFIG_SYS_I2C_SOFT
Sonic Zhangd5002602013-12-09 12:21:07 +080085#define CONFIG_SYS_I2C
Mike Frysingerd86e9a72010-06-08 16:22:44 -040086#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF0
87#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF1
Heiko Schocher479a4cf2013-01-29 08:53:15 +010088#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
89#define CONFIG_SYS_I2C_SOFT_SPEED 50000
90#define CONFIG_SYS_I2C_SOFT_SLAVE 0
91#endif
Aubrey Li51185db2007-03-20 18:16:24 +080092
93/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040094 * Misc Settings
Aubrey Li51185db2007-03-20 18:16:24 +080095 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040096#define CONFIG_UART_CONSOLE 0
97
Sonic Zhang8a9561c2013-02-05 18:57:49 +080098/*
99 * Run core 1 from L1 SRAM start address when init uboot on core 0
100 */
101/* #define CONFIG_CORE1_RUN 1 */
102
Aubrey Li51185db2007-03-20 18:16:24 +0800103/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400104 * Pull in common ADI header for remaining command/environment setup
Aubrey Li51185db2007-03-20 18:16:24 +0800105 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400106#include <configs/bfin_adi_common.h>
Aubrey Li51185db2007-03-20 18:16:24 +0800107
Mike Frysinger18a407c2009-04-24 17:22:40 -0400108#endif