blob: 472550311107475b533a4276cfff6977f3b90ff5 [file] [log] [blame]
Vabhav Sharma51641912019-06-06 12:35:28 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Pramod Kumar755cdec2020-04-29 15:00:41 +05303 * Copyright 2019-2020 NXP
Vabhav Sharma51641912019-06-06 12:35:28 +00004 */
5
6#ifndef __LS1046AFRWY_H__
7#define __LS1046AFRWY_H__
8
9#include "ls1046a_common.h"
10
11#define CONFIG_SYS_CLK_FREQ 100000000
Vabhav Sharma51641912019-06-06 12:35:28 +000012
13#define CONFIG_LAYERSCAPE_NS_ACCESS
14
15#define CONFIG_DIMM_SLOTS_PER_CTLR 1
16#define CONFIG_CHIP_SELECTS_PER_CTRL 4
17
18#define CONFIG_SYS_UBOOT_BASE 0x40100000
19
Vabhav Sharma51641912019-06-06 12:35:28 +000020/*
21 * NAND Flash Definitions
22 */
Vabhav Sharma51641912019-06-06 12:35:28 +000023
24#define CONFIG_SYS_NAND_BASE 0x7e800000
25#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
26
27#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
28#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
29 | CSPR_PORT_SIZE_8 \
30 | CSPR_MSEL_NAND \
31 | CSPR_V)
32#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
33#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
34 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
35 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
36 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
37 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
38 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
39 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
40
Vabhav Sharma51641912019-06-06 12:35:28 +000041#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
42 FTIM0_NAND_TWP(0x18) | \
43 FTIM0_NAND_TWCHT(0x7) | \
44 FTIM0_NAND_TWH(0xa))
45#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
46 FTIM1_NAND_TWBE(0x39) | \
47 FTIM1_NAND_TRR(0xe) | \
48 FTIM1_NAND_TRP(0x18))
49#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
50 FTIM2_NAND_TREH(0xa) | \
51 FTIM2_NAND_TWHRE(0x1e))
52#define CONFIG_SYS_NAND_FTIM3 0x0
53
54#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
55#define CONFIG_SYS_MAX_NAND_DEVICE 1
56#define CONFIG_MTD_NAND_VERIFY_WRITE
57
Vabhav Sharma51641912019-06-06 12:35:28 +000058/* IFC Timing Params */
59#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
60#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
61#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
62#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
63#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
64#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
65#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
66#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
67
68/* EEPROM */
Vabhav Sharma51641912019-06-06 12:35:28 +000069#define CONFIG_SYS_I2C_EEPROM_NXID
70#define CONFIG_SYS_EEPROM_BUS_NUM 0
Vabhav Sharma51641912019-06-06 12:35:28 +000071#define I2C_RETIMER_ADDR 0x18
72
73/* I2C bus multiplexer */
74#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
75#define I2C_MUX_CH_DEFAULT 0x1 /* Channel 0*/
76#define I2C_MUX_CH_RTC 0x1 /* Channel 0*/
77
78/* RTC */
79#define RTC
80#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 0 I2C bus 0*/
81#define CONFIG_SYS_RTC_BUS_NUM 0
82
83/*
84 * Environment
85 */
Alison Wang759e1792019-07-22 07:17:21 +000086#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Vabhav Sharma51641912019-06-06 12:35:28 +000087
Pramod Kumar755cdec2020-04-29 15:00:41 +053088#ifndef CONFIG_SPL_BUILD
89#undef BOOT_TARGET_DEVICES
90#define BOOT_TARGET_DEVICES(func) \
91 func(MMC, mmc, 0) \
92 func(USB, usb, 0) \
93 func(DHCP, dhcp, na)
94#endif
95
Vabhav Sharma51641912019-06-06 12:35:28 +000096/* FMan */
97#ifdef CONFIG_SYS_DPAA_FMAN
Vabhav Sharma51641912019-06-06 12:35:28 +000098
99#define QSGMII_PORT1_PHY_ADDR 0x1c
100#define QSGMII_PORT2_PHY_ADDR 0x1d
101#define QSGMII_PORT3_PHY_ADDR 0x1e
102#define QSGMII_PORT4_PHY_ADDR 0x1f
103
104#define FDT_SEQ_MACADDR_FROM_ENV
105
106#define CONFIG_ETHPRIME "FM1@DTSEC3"
107
108#endif
109
Vabhav Sharma51641912019-06-06 12:35:28 +0000110#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
111 "env exists secureboot && esbc_halt;;"
112#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
113 "env exists secureboot && esbc_halt;"
114
115#include <asm/fsl_secure_boot.h>
116
117#endif /* __LS1046AFRWY_H__ */