Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2008 |
Stelian Pop | 5ee0c7f | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 4 | * Stelian Pop <stelian@popies.net> |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 5 | * Lead Tech Design <www.leadtechdesign.com> |
| 6 | * |
| 7 | * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES). |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 13 | #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ |
Jens Scharsig | 128ecd0 | 2010-02-03 22:45:42 +0100 | [diff] [blame] | 14 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 15 | /* ARM asynchronous clock */ |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 16 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 |
| 17 | #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */ |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 18 | |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 19 | #define CONFIG_AT91SAM9M10G45EK |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 20 | |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 21 | /* general purpose I/O */ |
| 22 | #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 23 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 24 | /* LCD */ |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 25 | #define LCD_BPP LCD_COLOR8 |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 26 | #define CONFIG_LCD_LOGO |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 27 | #undef LCD_TEST_PATTERN |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 28 | #define CONFIG_LCD_INFO |
| 29 | #define CONFIG_LCD_INFO_BELOW_LOGO |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 30 | #define CONFIG_ATMEL_LCD |
| 31 | #define CONFIG_ATMEL_LCD_RGB565 |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 32 | /* board specific(not enough SRAM) */ |
| 33 | #define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000 |
| 34 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 35 | /* |
| 36 | * BOOTP options |
| 37 | */ |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 38 | #define CONFIG_BOOTP_BOOTFILESIZE |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 39 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 40 | /* SDRAM */ |
Wenyou Yang | d19b901 | 2017-09-14 11:07:42 +0800 | [diff] [blame] | 41 | #define CONFIG_SYS_SDRAM_BASE 0x70000000 |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 42 | #define CONFIG_SYS_SDRAM_SIZE 0x08000000 |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 43 | |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 44 | #define CONFIG_SYS_INIT_SP_ADDR \ |
Wenyou Yang | 269c9d1 | 2017-04-18 15:15:48 +0800 | [diff] [blame] | 45 | (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE) |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 46 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 47 | /* NAND flash */ |
| 48 | #ifdef CONFIG_CMD_NAND |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 50 | #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 |
| 51 | #define CONFIG_SYS_NAND_DBW_8 |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 52 | /* our ALE is AD21 */ |
| 53 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 54 | /* our CLE is AD22 */ |
| 55 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
| 56 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 |
| 57 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8 |
Wolfgang Denk | 1f79774 | 2009-07-18 21:52:24 +0200 | [diff] [blame] | 58 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 59 | #endif |
| 60 | |
| 61 | /* Ethernet */ |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 62 | #define CONFIG_RESET_PHY_R |
Heiko Schocher | 8a84ae1 | 2013-11-18 08:07:23 +0100 | [diff] [blame] | 63 | #define CONFIG_AT91_WANTS_COMMON_PHY |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 64 | |
Wenyou Yang | e035ea7 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 65 | #ifdef CONFIG_NAND_BOOT |
Thomas Petazzoni | a5e8576 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 66 | /* bootstrap + u-boot + env in nandflash */ |
Wenyou Yang | e035ea7 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 67 | #elif CONFIG_SD_BOOT |
Wu, Josh | de85ca6 | 2014-05-21 10:42:16 +0800 | [diff] [blame] | 68 | /* bootstrap + u-boot + env + linux in mmc */ |
Wu, Josh | de85ca6 | 2014-05-21 10:42:16 +0800 | [diff] [blame] | 69 | #endif |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 70 | |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 71 | /* Defines for SPL */ |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 72 | #define CONFIG_SPL_MAX_SIZE 0x010000 |
| 73 | #define CONFIG_SPL_STACK 0x310000 |
| 74 | |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 75 | #define CONFIG_SYS_MONITOR_LEN 0x80000 |
| 76 | |
Wenyou Yang | e035ea7 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 77 | #ifdef CONFIG_SD_BOOT |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 78 | |
| 79 | #define CONFIG_SPL_BSS_START_ADDR 0x70000000 |
| 80 | #define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 |
| 81 | #define CONFIG_SYS_SPL_MALLOC_START 0x70080000 |
| 82 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000 |
| 83 | |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 84 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 85 | |
Wenyou Yang | e035ea7 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 86 | #elif CONFIG_NAND_BOOT |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 87 | #define CONFIG_SPL_NAND_SOFTECC |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 88 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000 |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 89 | |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 90 | #define CONFIG_SYS_NAND_ECCSIZE 256 |
| 91 | #define CONFIG_SYS_NAND_ECCBYTES 3 |
Bo Shen | c56e9f4 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 92 | #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \ |
| 93 | 48, 49, 50, 51, 52, 53, 54, 55, \ |
| 94 | 56, 57, 58, 59, 60, 61, 62, 63, } |
| 95 | #endif |
| 96 | |
| 97 | #define CONFIG_SPL_ATMEL_SIZE |
| 98 | #define CONFIG_SYS_MASTER_CLOCK 132096000 |
| 99 | #define CONFIG_SYS_AT91_PLLA 0x20c73f03 |
| 100 | #define CONFIG_SYS_MCKR 0x1301 |
| 101 | #define CONFIG_SYS_MCKR_CSS 0x1302 |
| 102 | |
Sedji Gaouaou | 538566d | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 103 | #endif |