Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 2 | /* |
| 3 | * boot-common.c |
| 4 | * |
| 5 | * Common bootmode functions for omap based boards |
| 6 | * |
Nishanth Menon | eaa39c6 | 2023-11-01 15:56:03 -0500 | [diff] [blame] | 7 | * Copyright (C) 2011, Texas Instruments, Incorporated - https://www.ti.com/ |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Dmitry Lifshitz | 29211a0 | 2014-12-15 16:02:58 +0200 | [diff] [blame] | 10 | #include <ahci.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 11 | #include <log.h> |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 12 | #include <dm/uclass.h> |
| 13 | #include <fs_loader.h> |
Tom Rini | 28591df | 2012-08-13 12:03:19 -0700 | [diff] [blame] | 14 | #include <spl.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 15 | #include <asm/global_data.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 16 | #include <asm/omap_common.h> |
Andrew Davis | b3f0f83 | 2022-10-20 12:12:19 -0500 | [diff] [blame] | 17 | #include <asm/omap_sec_common.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 18 | #include <asm/arch/omap.h> |
Tom Rini | a0b9fa5 | 2012-08-14 10:25:15 -0700 | [diff] [blame] | 19 | #include <asm/arch/mmc_host_def.h> |
Ilya Yanok | 741c57f | 2012-11-06 13:06:28 +0000 | [diff] [blame] | 20 | #include <asm/arch/sys_proto.h> |
Tom Rini | 303bfe8 | 2013-10-01 12:32:04 -0400 | [diff] [blame] | 21 | #include <watchdog.h> |
Dmitry Lifshitz | 29211a0 | 2014-12-15 16:02:58 +0200 | [diff] [blame] | 22 | #include <scsi.h> |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 23 | #include <i2c.h> |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 24 | #include <remoteproc.h> |
Andrew Davis | b3f0f83 | 2022-10-20 12:12:19 -0500 | [diff] [blame] | 25 | #include <image.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 26 | |
SRICHARAN R | 3f30b0a | 2013-04-24 00:41:24 +0000 | [diff] [blame] | 27 | DECLARE_GLOBAL_DATA_PTR; |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 28 | |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 29 | #define IPU1_LOAD_ADDR (0xa17ff000) |
| 30 | #define MAX_REMOTECORE_BIN_SIZE (8 * 0x100000) |
| 31 | #define IPU2_LOAD_ADDR (IPU1_LOAD_ADDR + MAX_REMOTECORE_BIN_SIZE) |
| 32 | |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 33 | __weak u32 omap_sys_boot_device(void) |
| 34 | { |
| 35 | return BOOT_DEVICE_NONE; |
| 36 | } |
| 37 | |
Tom Rini | 51df26c | 2013-05-31 12:31:59 -0400 | [diff] [blame] | 38 | void save_omap_boot_params(void) |
| 39 | { |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 40 | u32 boot_params = *((u32 *)OMAP_SRAM_SCRATCH_BOOT_PARAMS); |
| 41 | struct omap_boot_parameters *omap_boot_params; |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 42 | int sys_boot_device = 0; |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 43 | u32 boot_device; |
| 44 | u32 boot_mode; |
Tom Rini | 51df26c | 2013-05-31 12:31:59 -0400 | [diff] [blame] | 45 | |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 46 | if ((boot_params < NON_SECURE_SRAM_START) || |
| 47 | (boot_params > NON_SECURE_SRAM_END)) |
Tom Rini | 51df26c | 2013-05-31 12:31:59 -0400 | [diff] [blame] | 48 | return; |
| 49 | |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 50 | omap_boot_params = (struct omap_boot_parameters *)boot_params; |
Stefan Roese | 0f3a480 | 2014-11-12 11:57:33 +0100 | [diff] [blame] | 51 | |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 52 | boot_device = omap_boot_params->boot_device; |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 53 | boot_mode = MMCSD_MODE_UNDEFINED; |
| 54 | |
| 55 | /* Boot device */ |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 56 | |
| 57 | #ifdef BOOT_DEVICE_NAND_I2C |
Stefan Roese | 0f3a480 | 2014-11-12 11:57:33 +0100 | [diff] [blame] | 58 | /* |
| 59 | * Re-map NAND&I2C boot-device to the "normal" NAND boot-device. |
| 60 | * Otherwise the SPL boot IF can't handle this device correctly. |
| 61 | * Somehow booting with Hynix 4GBit NAND H27U4G8 on Siemens |
| 62 | * Draco leads to this boot-device passed to SPL from the BootROM. |
| 63 | */ |
| 64 | if (boot_device == BOOT_DEVICE_NAND_I2C) |
| 65 | boot_device = BOOT_DEVICE_NAND; |
| 66 | #endif |
Paul Kocialkowski | b16d6d5 | 2015-07-15 16:02:21 +0200 | [diff] [blame] | 67 | #ifdef BOOT_DEVICE_QSPI_4 |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 68 | /* |
| 69 | * We get different values for QSPI_1 and QSPI_4 being used, but |
| 70 | * don't actually care about this difference. Rather than |
| 71 | * mangle the later code, if we're coming in as QSPI_4 just |
| 72 | * change to the QSPI_1 value. |
| 73 | */ |
Paul Kocialkowski | b16d6d5 | 2015-07-15 16:02:21 +0200 | [diff] [blame] | 74 | if (boot_device == BOOT_DEVICE_QSPI_4) |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 75 | boot_device = BOOT_DEVICE_SPI; |
| 76 | #endif |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 77 | /* |
| 78 | * When booting from peripheral booting, the boot device is not usable |
| 79 | * as-is (unless there is support for it), so the boot device is instead |
| 80 | * figured out using the SYS_BOOT pins. |
| 81 | */ |
| 82 | switch (boot_device) { |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 83 | #if defined(BOOT_DEVICE_UART) && !defined(CONFIG_SPL_YMODEM_SUPPORT) |
| 84 | case BOOT_DEVICE_UART: |
| 85 | sys_boot_device = 1; |
| 86 | break; |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 87 | #endif |
Abel Vesa | 5ea11ba5 | 2019-02-01 16:40:07 +0000 | [diff] [blame] | 88 | #if defined(BOOT_DEVICE_USB) && !defined(CONFIG_SPL_USB_STORAGE) |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 89 | case BOOT_DEVICE_USB: |
| 90 | sys_boot_device = 1; |
| 91 | break; |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 92 | #endif |
Faiz Abbas | c01553b | 2018-02-16 21:17:44 +0530 | [diff] [blame] | 93 | #if defined(BOOT_DEVICE_USBETH) && !defined(CONFIG_SPL_USB_ETHER) |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 94 | case BOOT_DEVICE_USBETH: |
| 95 | sys_boot_device = 1; |
| 96 | break; |
| 97 | #endif |
Simon Glass | e5cd9a4 | 2021-07-10 21:14:26 -0600 | [diff] [blame] | 98 | #if defined(BOOT_DEVICE_CPGMAC) && !defined(CONFIG_SPL_ETH) |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 99 | case BOOT_DEVICE_CPGMAC: |
| 100 | sys_boot_device = 1; |
| 101 | break; |
| 102 | #endif |
Andrew F. Davis | 6d932e6 | 2019-01-17 13:43:02 -0600 | [diff] [blame] | 103 | #if defined(BOOT_DEVICE_DFU) && !defined(CONFIG_SPL_DFU) |
B, Ravi | 2fb19df | 2016-07-28 17:39:17 +0530 | [diff] [blame] | 104 | case BOOT_DEVICE_DFU: |
| 105 | sys_boot_device = 1; |
| 106 | break; |
| 107 | #endif |
Paul Kocialkowski | dd15fab | 2015-08-27 10:46:09 +0200 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | if (sys_boot_device) { |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 111 | boot_device = omap_sys_boot_device(); |
| 112 | |
| 113 | /* MMC raw mode will fallback to FS mode. */ |
| 114 | if ((boot_device >= MMC_BOOT_DEVICES_START) && |
| 115 | (boot_device <= MMC_BOOT_DEVICES_END)) |
| 116 | boot_mode = MMCSD_MODE_RAW; |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 117 | } |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 118 | |
| 119 | gd->arch.omap_boot_device = boot_device; |
| 120 | |
| 121 | /* Boot mode */ |
| 122 | |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 123 | #ifdef CONFIG_OMAP34XX |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 124 | if ((boot_device >= MMC_BOOT_DEVICES_START) && |
| 125 | (boot_device <= MMC_BOOT_DEVICES_END)) { |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 126 | switch (boot_device) { |
| 127 | case BOOT_DEVICE_MMC1: |
Tom Rini | 9266bf4 | 2016-05-02 10:52:51 -0400 | [diff] [blame] | 128 | boot_mode = MMCSD_MODE_FS; |
| 129 | break; |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 130 | case BOOT_DEVICE_MMC2: |
| 131 | boot_mode = MMCSD_MODE_RAW; |
| 132 | break; |
| 133 | } |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 134 | } |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 135 | #else |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 136 | /* |
| 137 | * If the boot device was dynamically changed and doesn't match what |
| 138 | * the bootrom initially booted, we cannot use the boot device |
| 139 | * descriptor to figure out the boot mode. |
| 140 | */ |
| 141 | if ((boot_device == omap_boot_params->boot_device) && |
| 142 | (boot_device >= MMC_BOOT_DEVICES_START) && |
| 143 | (boot_device <= MMC_BOOT_DEVICES_END)) { |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 144 | boot_params = omap_boot_params->boot_device_descriptor; |
| 145 | if ((boot_params < NON_SECURE_SRAM_START) || |
| 146 | (boot_params > NON_SECURE_SRAM_END)) |
| 147 | return; |
| 148 | |
| 149 | boot_params = *((u32 *)(boot_params + DEVICE_DATA_OFFSET)); |
| 150 | if ((boot_params < NON_SECURE_SRAM_START) || |
| 151 | (boot_params > NON_SECURE_SRAM_END)) |
| 152 | return; |
| 153 | |
| 154 | boot_mode = *((u32 *)(boot_params + BOOT_MODE_OFFSET)); |
| 155 | |
| 156 | if (boot_mode != MMCSD_MODE_FS && |
| 157 | boot_mode != MMCSD_MODE_RAW) |
| 158 | #ifdef CONFIG_SUPPORT_EMMC_BOOT |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 159 | boot_mode = MMCSD_MODE_EMMCBOOT; |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 160 | #else |
| 161 | boot_mode = MMCSD_MODE_UNDEFINED; |
| 162 | #endif |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 163 | } |
Paul Kocialkowski | 062fbb6 | 2015-07-15 16:02:23 +0200 | [diff] [blame] | 164 | #endif |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 165 | |
| 166 | gd->arch.omap_boot_mode = boot_mode; |
| 167 | |
Tom Rini | 9fbd9ef | 2023-05-11 14:07:24 -0400 | [diff] [blame] | 168 | #if !defined(CONFIG_AM33XX) && !defined(CONFIG_AM43XX) |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 169 | |
| 170 | /* CH flags */ |
| 171 | |
| 172 | gd->arch.omap_ch_flags = omap_boot_params->ch_flags; |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 173 | #endif |
Tom Rini | 51df26c | 2013-05-31 12:31:59 -0400 | [diff] [blame] | 174 | } |
| 175 | |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 176 | #ifdef CONFIG_XPL_BUILD |
Tom Rini | 0be93ff | 2012-08-13 12:53:23 -0700 | [diff] [blame] | 177 | u32 spl_boot_device(void) |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 178 | { |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 179 | return gd->arch.omap_boot_device; |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Andre Przywara | 3cb12ef | 2021-07-12 11:06:49 +0100 | [diff] [blame] | 182 | u32 spl_mmc_boot_mode(struct mmc *mmc, const u32 boot_device) |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 183 | { |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 184 | return gd->arch.omap_boot_mode; |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 185 | } |
Tom Rini | a0b9fa5 | 2012-08-14 10:25:15 -0700 | [diff] [blame] | 186 | |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 187 | int load_firmware(char *name_fw, u32 *loadaddr) |
| 188 | { |
| 189 | struct udevice *fsdev; |
| 190 | int size = 0; |
| 191 | |
MD Danish Anwar | 71c6a01 | 2024-03-14 20:03:10 +0530 | [diff] [blame] | 192 | if (!CONFIG_IS_ENABLED(FS_LOADER)) |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 193 | return 0; |
| 194 | |
| 195 | if (!*loadaddr) |
| 196 | return 0; |
| 197 | |
Sean Anderson | 5cd0cb3 | 2022-12-29 11:52:59 -0500 | [diff] [blame] | 198 | if (!get_fs_loader(&fsdev)) { |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 199 | size = request_firmware_into_buf(fsdev, name_fw, |
| 200 | (void *)*loadaddr, 0, 0); |
| 201 | } |
| 202 | |
| 203 | return size; |
| 204 | } |
| 205 | |
| 206 | void spl_boot_ipu(void) |
| 207 | { |
| 208 | int ret, size; |
| 209 | u32 loadaddr = IPU1_LOAD_ADDR; |
| 210 | |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 211 | if (!IS_ENABLED(CONFIG_XPL_BUILD) || |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 212 | !IS_ENABLED(CONFIG_REMOTEPROC_TI_IPU)) |
| 213 | return; |
| 214 | |
| 215 | size = load_firmware("dra7-ipu1-fw.xem4", &loadaddr); |
| 216 | if (size <= 0) { |
| 217 | pr_err("Firmware loading failed\n"); |
| 218 | goto skip_ipu1; |
| 219 | } |
| 220 | |
| 221 | enable_ipu1_clocks(); |
| 222 | ret = rproc_dev_init(0); |
| 223 | if (ret) { |
| 224 | debug("%s: IPU1 failed to initialize on rproc (%d)\n", |
| 225 | __func__, ret); |
| 226 | goto skip_ipu1; |
| 227 | } |
| 228 | |
| 229 | ret = rproc_load(0, IPU1_LOAD_ADDR, 0x2000000); |
| 230 | if (ret) { |
| 231 | debug("%s: IPU1 failed to load on rproc (%d)\n", __func__, |
| 232 | ret); |
| 233 | goto skip_ipu1; |
| 234 | } |
| 235 | |
| 236 | debug("Starting IPU1...\n"); |
| 237 | |
| 238 | ret = rproc_start(0); |
| 239 | if (ret) |
| 240 | debug("%s: IPU1 failed to start (%d)\n", __func__, ret); |
| 241 | |
| 242 | skip_ipu1: |
| 243 | loadaddr = IPU2_LOAD_ADDR; |
| 244 | size = load_firmware("dra7-ipu2-fw.xem4", &loadaddr); |
| 245 | if (size <= 0) { |
| 246 | pr_err("Firmware loading failed for ipu2\n"); |
| 247 | return; |
| 248 | } |
| 249 | |
| 250 | enable_ipu2_clocks(); |
| 251 | ret = rproc_dev_init(1); |
| 252 | if (ret) { |
| 253 | debug("%s: IPU2 failed to initialize on rproc (%d)\n", __func__, |
| 254 | ret); |
| 255 | return; |
| 256 | } |
| 257 | |
| 258 | ret = rproc_load(1, IPU2_LOAD_ADDR, 0x2000000); |
| 259 | if (ret) { |
| 260 | debug("%s: IPU2 failed to load on rproc (%d)\n", __func__, |
| 261 | ret); |
| 262 | return; |
| 263 | } |
| 264 | |
| 265 | debug("Starting IPU2...\n"); |
| 266 | |
| 267 | ret = rproc_start(1); |
| 268 | if (ret) |
| 269 | debug("%s: IPU2 failed to start (%d)\n", __func__, ret); |
| 270 | } |
| 271 | |
Paul Kocialkowski | 8cf5fb9 | 2024-07-29 22:44:37 +0200 | [diff] [blame] | 272 | void spl_soc_init(void) |
Tom Rini | 9e0c260 | 2012-08-14 12:26:08 -0700 | [diff] [blame] | 273 | { |
Tom Rini | c95d6c4 | 2014-12-19 16:53:24 -0500 | [diff] [blame] | 274 | /* Prepare console output */ |
| 275 | preloader_console_init(); |
Samuel Holland | b03e666 | 2020-05-07 18:08:10 -0500 | [diff] [blame] | 276 | |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 277 | #if defined(CONFIG_SPL_NAND_SUPPORT) || defined(CONFIG_SPL_ONENAND_SUPPORT) |
Tom Rini | 9e0c260 | 2012-08-14 12:26:08 -0700 | [diff] [blame] | 278 | gpmc_init(); |
| 279 | #endif |
Simon Glass | bccfc2e | 2021-07-10 21:14:36 -0600 | [diff] [blame] | 280 | #if defined(CONFIG_SPL_I2C) && !CONFIG_IS_ENABLED(DM_I2C) |
Tom Rini | a7a9bc0 | 2021-08-18 23:12:29 -0400 | [diff] [blame] | 281 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 282 | #endif |
Simon Glass | 762b997 | 2021-07-10 21:14:27 -0600 | [diff] [blame] | 283 | #if defined(CONFIG_AM33XX) && defined(CONFIG_SPL_MUSB_NEW) |
Ilya Yanok | 87b82cc | 2013-02-05 11:36:25 +0000 | [diff] [blame] | 284 | arch_misc_init(); |
| 285 | #endif |
Suniel Mahesh | 370d491 | 2019-07-31 21:54:07 +0530 | [diff] [blame] | 286 | #if defined(CONFIG_HW_WATCHDOG) || defined(CONFIG_WATCHDOG) |
Tom Rini | 303bfe8 | 2013-10-01 12:32:04 -0400 | [diff] [blame] | 287 | hw_watchdog_init(); |
| 288 | #endif |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 289 | if (IS_ENABLED(CONFIG_XPL_BUILD) && |
Keerthy | 0efb06d | 2022-01-27 13:16:52 +0100 | [diff] [blame] | 290 | IS_ENABLED(CONFIG_REMOTEPROC_TI_IPU)) |
| 291 | spl_boot_ipu(); |
Tom Rini | 9e0c260 | 2012-08-14 12:26:08 -0700 | [diff] [blame] | 292 | } |
| 293 | |
SRICHARAN R | 3f30b0a | 2013-04-24 00:41:24 +0000 | [diff] [blame] | 294 | void __noreturn jump_to_image_no_args(struct spl_image_info *spl_image) |
| 295 | { |
| 296 | typedef void __noreturn (*image_entry_noargs_t)(u32 *); |
| 297 | image_entry_noargs_t image_entry = |
| 298 | (image_entry_noargs_t) spl_image->entry_point; |
| 299 | |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 300 | u32 boot_params = *((u32 *)OMAP_SRAM_SCRATCH_BOOT_PARAMS); |
| 301 | |
Andre Przywara | 6c52607 | 2017-01-02 11:48:31 +0000 | [diff] [blame] | 302 | debug("image entry point: 0x%lX\n", spl_image->entry_point); |
SRICHARAN R | 3f30b0a | 2013-04-24 00:41:24 +0000 | [diff] [blame] | 303 | /* Pass the saved boot_params from rom code */ |
Paul Kocialkowski | d5b7624 | 2015-07-15 16:02:19 +0200 | [diff] [blame] | 304 | image_entry((u32 *)boot_params); |
SRICHARAN R | 3f30b0a | 2013-04-24 00:41:24 +0000 | [diff] [blame] | 305 | } |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 306 | #endif |
Dmitry Lifshitz | 29211a0 | 2014-12-15 16:02:58 +0200 | [diff] [blame] | 307 | |
Andrew Davis | b3f0f83 | 2022-10-20 12:12:19 -0500 | [diff] [blame] | 308 | #ifdef CONFIG_TI_SECURE_DEVICE |
| 309 | void board_fit_image_post_process(const void *fit, int node, void **p_image, |
| 310 | size_t *p_size) |
| 311 | { |
| 312 | secure_boot_verify_image(p_image, p_size); |
| 313 | } |
| 314 | |
| 315 | static void tee_image_process(ulong tee_image, size_t tee_size) |
| 316 | { |
| 317 | secure_tee_install((u32)tee_image); |
| 318 | } |
| 319 | U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, tee_image_process); |
| 320 | #endif |