blob: 957231923494966501cb81707b1a59a1f8f4b453 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
York Sun03017032015-03-20 19:28:23 -07002/*
3 * Copyright 2015 Freescale Semiconductor
York Sun03017032015-03-20 19:28:23 -07004 */
5#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06006#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -06007#include <init.h>
York Sun03017032015-03-20 19:28:23 -07008#include <malloc.h>
9#include <errno.h>
10#include <netdev.h>
11#include <fsl_ifc.h>
12#include <fsl_ddr.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
York Sun03017032015-03-20 19:28:23 -070014#include <asm/io.h>
15#include <fdt_support.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090016#include <linux/libfdt.h>
York Sun03017032015-03-20 19:28:23 -070017#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060018#include <env_internal.h>
York Sun03017032015-03-20 19:28:23 -070019#include <i2c.h>
Priyanka Jain2657e432015-06-29 15:39:40 +053020#include <rtc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080021#include <asm/arch/soc.h>
Haikun Wanga6cd9da2015-06-26 19:58:12 +080022#include <hwconfig.h>
Saksham Jainc0c38d22016-03-23 16:24:35 +053023#include <fsl_sec.h>
Santan Kumarc61c6992017-03-07 11:21:03 +053024#include <asm/arch/ppa.h>
Laurentiu Tudor4adff392019-10-18 09:01:54 +000025#include <asm/arch-fsl-layerscape/fsl_icid.h>
Santan Kumarc61c6992017-03-07 11:21:03 +053026
York Sun03017032015-03-20 19:28:23 -070027
28#include "../common/qixis.h"
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053029#include "ls2080aqds_qixis.h"
Priyanka Jain53e7ec02017-01-19 11:12:28 +053030#include "../common/vid.h"
York Sun03017032015-03-20 19:28:23 -070031
Haikun Wanga6cd9da2015-06-26 19:58:12 +080032#define PIN_MUX_SEL_SDHC 0x00
33#define PIN_MUX_SEL_DSPI 0x0a
Yuan Yao2ec85842016-06-08 18:24:52 +080034#define SCFG_QSPICLKCTRL_DIV_20 (5 << 27)
Haikun Wanga6cd9da2015-06-26 19:58:12 +080035
36#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
37
York Sun03017032015-03-20 19:28:23 -070038DECLARE_GLOBAL_DATA_PTR;
39
Haikun Wanga6cd9da2015-06-26 19:58:12 +080040enum {
41 MUX_TYPE_SDHC,
42 MUX_TYPE_DSPI,
43};
44
York Sun03017032015-03-20 19:28:23 -070045unsigned long long get_qixis_addr(void)
46{
47 unsigned long long addr;
48
49 if (gd->flags & GD_FLG_RELOC)
50 addr = QIXIS_BASE_PHYS;
51 else
52 addr = QIXIS_BASE_PHYS_EARLY;
53
54 /*
55 * IFC address under 256MB is mapped to 0x30000000, any address above
56 * is mapped to 0x5_10000000 up to 4GB.
57 */
58 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
59
60 return addr;
61}
62
63int checkboard(void)
64{
65 char buf[64];
66 u8 sw;
67 static const char *const freq[] = {"100", "125", "156.25",
68 "100 separate SSCG"};
69 int clock;
70
Prabhakar Kushwaha67f2e9c2015-05-28 14:54:07 +053071 cpu_name(buf);
72 printf("Board: %s-QDS, ", buf);
73
York Sun03017032015-03-20 19:28:23 -070074 sw = QIXIS_READ(arch);
York Sun03017032015-03-20 19:28:23 -070075 printf("Board Arch: V%d, ", sw >> 4);
76 printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
77
Prabhakar Kushwaha67f2e9c2015-05-28 14:54:07 +053078 memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
79
York Sun03017032015-03-20 19:28:23 -070080 sw = QIXIS_READ(brdcfg[0]);
81 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
82
83 if (sw < 0x8)
84 printf("vBank: %d\n", sw);
85 else if (sw == 0x8)
86 puts("PromJet\n");
87 else if (sw == 0x9)
88 puts("NAND\n");
Yuan Yao331c87c2016-06-08 18:25:00 +080089 else if (sw == 0xf)
90 puts("QSPI\n");
York Sun03017032015-03-20 19:28:23 -070091 else if (sw == 0x15)
92 printf("IFCCard\n");
93 else
94 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
95
96 printf("FPGA: v%d (%s), build %d",
97 (int)QIXIS_READ(scver), qixis_read_tag(buf),
98 (int)qixis_read_minor());
99 /* the timestamp string contains "\n" at the end */
100 printf(" on %s", qixis_read_time(buf));
101
102 /*
103 * Display the actual SERDES reference clocks as configured by the
104 * dip switches on the board. Note that the SWx registers could
105 * technically be set to force the reference clocks to match the
106 * values that the SERDES expects (or vice versa). For now, however,
107 * we just display both values and hope the user notices when they
108 * don't match.
109 */
110 puts("SERDES1 Reference : ");
111 sw = QIXIS_READ(brdcfg[2]);
112 clock = (sw >> 6) & 3;
113 printf("Clock1 = %sMHz ", freq[clock]);
114 clock = (sw >> 4) & 3;
115 printf("Clock2 = %sMHz", freq[clock]);
116
117 puts("\nSERDES2 Reference : ");
118 clock = (sw >> 2) & 3;
119 printf("Clock1 = %sMHz ", freq[clock]);
120 clock = (sw >> 0) & 3;
121 printf("Clock2 = %sMHz\n", freq[clock]);
122
123 return 0;
124}
125
126unsigned long get_board_sys_clk(void)
127{
128 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
129
130 switch (sysclk_conf & 0x0F) {
131 case QIXIS_SYSCLK_83:
132 return 83333333;
133 case QIXIS_SYSCLK_100:
134 return 100000000;
135 case QIXIS_SYSCLK_125:
136 return 125000000;
137 case QIXIS_SYSCLK_133:
138 return 133333333;
139 case QIXIS_SYSCLK_150:
140 return 150000000;
141 case QIXIS_SYSCLK_160:
142 return 160000000;
143 case QIXIS_SYSCLK_166:
144 return 166666666;
145 }
146 return 66666666;
147}
148
149unsigned long get_board_ddr_clk(void)
150{
151 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
152
153 switch ((ddrclk_conf & 0x30) >> 4) {
154 case QIXIS_DDRCLK_100:
155 return 100000000;
156 case QIXIS_DDRCLK_125:
157 return 125000000;
158 case QIXIS_DDRCLK_133:
159 return 133333333;
160 }
161 return 66666666;
162}
163
164int select_i2c_ch_pca9547(u8 ch)
165{
166 int ret;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200167#if CONFIG_IS_ENABLED(DM_I2C)
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800168 struct udevice *dev;
York Sun03017032015-03-20 19:28:23 -0700169
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800170 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
171 if (!ret)
172 ret = dm_i2c_write(dev, 0, &ch, 1);
173
174#else
York Sun03017032015-03-20 19:28:23 -0700175 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800176#endif
York Sun03017032015-03-20 19:28:23 -0700177 if (ret) {
178 puts("PCA: failed to select proper channel\n");
179 return ret;
180 }
181
182 return 0;
183}
184
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800185int config_board_mux(int ctrl_type)
186{
187 u8 reg5;
188
189 reg5 = QIXIS_READ(brdcfg[5]);
190
191 switch (ctrl_type) {
192 case MUX_TYPE_SDHC:
193 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
194 break;
195 case MUX_TYPE_DSPI:
196 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
197 break;
198 default:
199 printf("Wrong mux interface type\n");
200 return -1;
201 }
202
203 QIXIS_WRITE(brdcfg[5], reg5);
204
205 return 0;
206}
207
York Sun03017032015-03-20 19:28:23 -0700208int board_init(void)
209{
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800210 char *env_hwconfig;
211 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
212 u32 val;
213
York Sun03017032015-03-20 19:28:23 -0700214 init_final_memctl_regs();
215
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800216 val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
217
Simon Glass64b723f2017-08-03 12:22:12 -0600218 env_hwconfig = env_get("hwconfig");
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800219
220 if (hwconfig_f("dspi", env_hwconfig) &&
221 DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
222 config_board_mux(MUX_TYPE_DSPI);
223 else
224 config_board_mux(MUX_TYPE_SDHC);
225
Miquel Raynald0935362019-10-03 19:50:03 +0200226#if defined(CONFIG_MTD_RAW_NAND) && defined(CONFIG_FSL_QSPI)
Yuan Yao86f42d72016-06-08 18:24:57 +0800227 val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
228
229 if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
230 QIXIS_WRITE(brdcfg[9],
231 (QIXIS_READ(brdcfg[9]) & 0xf8) |
232 FSL_QIXIS_BRDCFG9_QSPI);
233#endif
234
York Sun03017032015-03-20 19:28:23 -0700235#ifdef CONFIG_ENV_IS_NOWHERE
236 gd->env_addr = (ulong)&default_environment[0];
237#endif
238 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800239
Chuanhua Han4f97aac2019-07-26 19:24:00 +0800240#ifdef CONFIG_RTC_ENABLE_32KHZ_OUTPUT
Igor Opaniukf7c91762021-02-09 13:52:45 +0200241#if CONFIG_IS_ENABLED(DM_I2C)
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800242 rtc_enable_32khz_output(0, CONFIG_SYS_I2C_RTC_ADDR);
243#else
Priyanka Jain2657e432015-06-29 15:39:40 +0530244 rtc_enable_32khz_output();
Chuanhua Han4f97aac2019-07-26 19:24:00 +0800245#endif
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800246#endif
247
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400248#ifdef CONFIG_FSL_CAAM
249 sec_init();
250#endif
Santan Kumarc61c6992017-03-07 11:21:03 +0530251
252#ifdef CONFIG_FSL_LS_PPA
253 ppa_init();
254#endif
255
Ioana Ciornei51a46492020-05-18 14:48:35 +0300256#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
257 pci_init();
258#endif
259
York Sun03017032015-03-20 19:28:23 -0700260 return 0;
261}
262
263int board_early_init_f(void)
264{
Yuan Yao5a89cce2016-06-08 18:24:54 +0800265#ifdef CONFIG_SYS_I2C_EARLY_INIT
266 i2c_early_init_f();
267#endif
York Sun03017032015-03-20 19:28:23 -0700268 fsl_lsch3_early_init_f();
Yuan Yao2ec85842016-06-08 18:24:52 +0800269#ifdef CONFIG_FSL_QSPI
270 /* input clk: 1/2 platform clk, output: input/20 */
271 out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20);
272#endif
York Sun03017032015-03-20 19:28:23 -0700273 return 0;
274}
275
Priyanka Jain53e7ec02017-01-19 11:12:28 +0530276int misc_init_r(void)
277{
278 if (adjust_vdd(0))
279 printf("Warning: Adjusting core voltage failed.\n");
280
281 return 0;
282}
283
York Sun03017032015-03-20 19:28:23 -0700284void detail_board_ddr_info(void)
285{
286 puts("\nDDR ");
287 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
288 print_ddr_info(0);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530289#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Suncbe8e1c2016-04-04 11:41:26 -0700290 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sun03017032015-03-20 19:28:23 -0700291 puts("\nDP-DDR ");
292 print_size(gd->bd->bi_dram[2].size, "");
293 print_ddr_info(CONFIG_DP_DDR_CTRL);
294 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530295#endif
York Sun03017032015-03-20 19:28:23 -0700296}
297
Santan Kumar1afa9002017-05-05 15:42:29 +0530298#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun03017032015-03-20 19:28:23 -0700299void fdt_fixup_board_enet(void *fdt)
300{
301 int offset;
302
Stuart Yodera3466152016-03-02 16:37:13 -0600303 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
York Sun03017032015-03-20 19:28:23 -0700304
305 if (offset < 0)
Stuart Yodera3466152016-03-02 16:37:13 -0600306 offset = fdt_path_offset(fdt, "/fsl-mc");
York Sun03017032015-03-20 19:28:23 -0700307
308 if (offset < 0) {
309 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
310 __func__, offset);
311 return;
312 }
313
Mian Yousaf Kaukab97124652018-12-18 14:01:17 +0100314 if (get_mc_boot_status() == 0 &&
315 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
York Sun03017032015-03-20 19:28:23 -0700316 fdt_status_okay(fdt, offset);
317 else
318 fdt_status_fail(fdt, offset);
319}
Alexander Graf2ebeb442016-11-17 01:02:57 +0100320
321void board_quiesce_devices(void)
322{
323 fsl_mc_ldpaa_exit(gd->bd);
324}
York Sun03017032015-03-20 19:28:23 -0700325#endif
326
327#ifdef CONFIG_OF_BOARD_SETUP
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900328int ft_board_setup(void *blob, struct bd_info *bd)
York Sun03017032015-03-20 19:28:23 -0700329{
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530330 u64 base[CONFIG_NR_DRAM_BANKS];
331 u64 size[CONFIG_NR_DRAM_BANKS];
York Sun03017032015-03-20 19:28:23 -0700332
333 ft_cpu_setup(blob, bd);
334
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530335 /* fixup DT for the two GPP DDR banks */
336 base[0] = gd->bd->bi_dram[0].start;
337 size[0] = gd->bd->bi_dram[0].size;
338 base[1] = gd->bd->bi_dram[1].start;
339 size[1] = gd->bd->bi_dram[1].size;
340
York Sun4de24ef2017-03-06 09:02:28 -0800341#ifdef CONFIG_RESV_RAM
342 /* reduce size if reserved memory is within this bank */
343 if (gd->arch.resv_ram >= base[0] &&
344 gd->arch.resv_ram < base[0] + size[0])
345 size[0] = gd->arch.resv_ram - base[0];
346 else if (gd->arch.resv_ram >= base[1] &&
347 gd->arch.resv_ram < base[1] + size[1])
348 size[1] = gd->arch.resv_ram - base[1];
349#endif
350
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530351 fdt_fixup_memory_banks(blob, base, size, 2);
York Sun03017032015-03-20 19:28:23 -0700352
Nipun Guptad6912642018-08-20 16:01:14 +0530353 fdt_fsl_mc_fixup_iommu_map_entry(blob);
354
Sriram Dash9fd465c2016-09-16 17:12:15 +0530355 fsl_fdt_fixup_dr_usb(blob, bd);
Sriram Dash01820952016-06-13 09:58:36 +0530356
Santan Kumar1afa9002017-05-05 15:42:29 +0530357#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun03017032015-03-20 19:28:23 -0700358 fdt_fixup_board_enet(blob);
York Sun03017032015-03-20 19:28:23 -0700359#endif
360
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000361 fdt_fixup_icid(blob);
362
York Sun03017032015-03-20 19:28:23 -0700363 return 0;
364}
365#endif
366
367void qixis_dump_switch(void)
368{
369 int i, nr_of_cfgsw;
370
371 QIXIS_WRITE(cms[0], 0x00);
372 nr_of_cfgsw = QIXIS_READ(cms[1]);
373
374 puts("DIP switch settings dump:\n");
375 for (i = 1; i <= nr_of_cfgsw; i++) {
376 QIXIS_WRITE(cms[0], i);
377 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
378 }
379}