blob: be1750f62780b009e4b530c81c5b3850a8e92cd7 [file] [log] [blame]
Alison Wangefa9f282012-10-18 19:25:52 +00001/*
2 * Configuation settings for the Freescale MCF54418 TWR board.
3 *
4 * Copyright 2010-2012 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Alison Wangefa9f282012-10-18 19:25:52 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54418TWR_H
15#define _M54418TWR_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
Alison Wangefa9f282012-10-18 19:25:52 +000021#define CONFIG_M54418TWR /* M54418TWR board */
22
23#define CONFIG_MCFUART
24#define CONFIG_SYS_UART_PORT (0)
25#define CONFIG_BAUDRATE 115200
26#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
27
28#undef CONFIG_WATCHDOG
29
30#define CONFIG_TIMESTAMP /* Print image info with timestamp */
31
32/*
33 * BOOTP options
34 */
35#define CONFIG_BOOTP_BOOTFILESIZE
36#define CONFIG_BOOTP_BOOTPATH
37#define CONFIG_BOOTP_GATEWAY
38#define CONFIG_BOOTP_HOSTNAME
39
40/* Command line configuration */
41#include <config_cmd_default.h>
42
43#define CONFIG_CMD_BOOTD
44#define CONFIG_CMD_CACHE
45#undef CONFIG_CMD_DATE
46#define CONFIG_CMD_DHCP
47#define CONFIG_CMD_ELF
48#undef CONFIG_CMD_FLASH
49#undef CONFIG_CMD_I2C
50#undef CONFIG_CMD_JFFS2
51#undef CONFIG_CMD_UBI
52#define CONFIG_CMD_MEMORY
53#define CONFIG_CMD_MISC
54#define CONFIG_CMD_MII
55#undef CONFIG_CMD_NAND
56#undef CONFIG_CMD_NAND_YAFFS
57#define CONFIG_CMD_NET
58#define CONFIG_CMD_NFS
59#define CONFIG_CMD_PING
60#define CONFIG_CMD_REGINFO
61#define CONFIG_CMD_SPI
62#define CONFIG_CMD_SF
63#undef CONFIG_CMD_IMLS
64
65#undef CONFIG_CMD_LOADB
66#undef CONFIG_CMD_LOADS
67
68/*
69 * NAND FLASH
70 */
71#ifdef CONFIG_CMD_NAND
72#define CONFIG_JFFS2_NAND
73#define CONFIG_NAND_FSL_NFC
74#define CONFIG_SYS_NAND_BASE 0xFC0FC000
75#define CONFIG_SYS_MAX_NAND_DEVICE 1
76#define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
77#define CONFIG_SYS_NAND_SELECT_DEVICE
Alison Wangefa9f282012-10-18 19:25:52 +000078#endif
79
80/* Network configuration */
81#define CONFIG_MCFFEC
82#ifdef CONFIG_MCFFEC
83#define CONFIG_NET_MULTI 1
84#define CONFIG_MII 1
85#define CONFIG_MII_INIT 1
86#define CONFIG_SYS_DISCOVER_PHY
87#define CONFIG_SYS_RX_ETH_BUFFER 2
88#define CONFIG_SYS_FAULT_ECCONFIG_SYS_NO_FLASHHO_LINK_DOWN
89#define CONFIG_SYS_TX_ETH_BUFFER 2
90#define CONFIG_HAS_ETH1
91
92#define CONFIG_SYS_FEC0_PINMUX 0
93#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
94#define CONFIG_SYS_FEC1_PINMUX 0
95#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_MIIBASE
96#define MCFFEC_TOUT_LOOP 50000
97#define CONFIG_SYS_FEC0_PHYADDR 0
98#define CONFIG_SYS_FEC1_PHYADDR 1
99
100#define CONFIG_BOOTDELAY 2 /* autoboot after 5 seconds */
101
102#ifdef CONFIG_SYS_NAND_BOOT
103#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw rootfstype=jffs2 " \
104 "mtdparts=NAND:1M(u-boot)ro,7M(kernel)ro," \
105 "-(jffs2) console=ttyS0,115200"
106#else
107#define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=" \
108 __stringify(CONFIG_SERVERIP) ":/tftpboot/" \
109 __stringify(CONFIG_IPADDR) " ip=" \
110 __stringify(CONFIG_IPADDR) ":" \
111 __stringify(CONFIG_SERVERIP)":" \
112 __stringify(CONFIG_GATEWAYIP)": " \
113 __stringify(CONFIG_NETMASK) \
114 "::eth0:off:rw console=ttyS0,115200"
115#endif
116
117#define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
118#define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
119#define CONFIG_ETHPRIME "FEC0"
120#define CONFIG_IPADDR 192.168.1.2
121#define CONFIG_NETMASK 255.255.255.0
122#define CONFIG_SERVERIP 192.168.1.1
123#define CONFIG_GATEWAYIP 192.168.1.1
124
125#define CONFIG_OVERWRITE_ETHADDR_ONCE
126#define CONFIG_SYS_FEC_BUF_USE_SRAM
127/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
128#ifndef CONFIG_SYS_DISCOVER_PHY
129#define FECDUPLEX FULL
130#define FECSPEED _100BASET
131#define LINKSTATUS 1
132#else
133#define LINKSTATUS 0
134#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
135#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
136#endif
137#endif /* CONFIG_SYS_DISCOVER_PHY */
138#endif
139
140#define CONFIG_HOSTNAME M54418TWR
141
142#if defined(CONFIG_CF_SBF)
143/* ST Micro serial flash */
144#define CONFIG_SYS_LOAD_ADDR2 0x40010007
145#define CONFIG_EXTRA_ENV_SETTINGS \
146 "netdev=eth0\0" \
147 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
148 "loadaddr=0x40010000\0" \
149 "sbfhdr=sbfhdr.bin\0" \
150 "uboot=u-boot.bin\0" \
151 "load=tftp ${loadaddr} ${sbfhdr};" \
152 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
153 "upd=run load; run prog\0" \
154 "prog=sf probe 0:1 1000000 3;" \
155 "sf erase 0 40000;" \
156 "sf write ${loadaddr} 0 40000;" \
157 "save\0" \
158 ""
159#elif defined(CONFIG_SYS_NAND_BOOT)
160#define CONFIG_EXTRA_ENV_SETTINGS \
161 "netdev=eth0\0" \
162 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
163 "loadaddr=0x40010000\0" \
164 "u-boot=u-boot.bin\0" \
165 "load=tftp ${loadaddr} ${u-boot};\0" \
166 "upd=run load; run prog\0" \
167 "prog=nand device 0;" \
168 "nand erase 0 40000;" \
169 "nb_update ${loadaddr} ${filesize};" \
170 "save\0" \
171 ""
172#else
173#define CONFIG_SYS_UBOOT_END 0x3FFFF
174#define CONFIG_EXTRA_ENV_SETTINGS \
175 "netdev=eth0\0" \
176 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
177 "loadaddr=40010000\0" \
178 "u-boot=u-boot.bin\0" \
179 "load=tftp ${loadaddr) ${u-boot}\0" \
180 "upd=run load; run prog\0" \
181 "prog=prot off mram" " ;" \
182 "cp.b ${loadaddr} 0 ${filesize};" \
183 "save\0" \
184 ""
185#endif
186
187/* Realtime clock */
188#undef CONFIG_MCFRTC
189#define CONFIG_RTC_MCFRRTC
190#define CONFIG_SYS_MCFRRTC_BASE 0xFC0A8000
191
192/* Timer */
193#define CONFIG_MCFTMR
194#undef CONFIG_MCFPIT
195
196/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200197#undef CONFIG_SYS_FSL_I2C
Alison Wangefa9f282012-10-18 19:25:52 +0000198#undef CONFIG_HARD_I2C /* I2C with hardware support */
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100199#undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
Alison Wangefa9f282012-10-18 19:25:52 +0000200/* I2C speed and slave address */
201#define CONFIG_SYS_I2C_SPEED 80000
202#define CONFIG_SYS_I2C_SLAVE 0x7F
203#define CONFIG_SYS_I2C_OFFSET 0x58000
204#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
205
206/* DSPI and Serial Flash */
207#define CONFIG_CF_SPI
208#define CONFIG_CF_DSPI
209#define CONFIG_SERIAL_FLASH
210#define CONFIG_HARD_SPI
211#define CONFIG_SYS_SBFHDR_SIZE 0x7
212#ifdef CONFIG_CMD_SPI
213# define CONFIG_SPI_FLASH
214# define CONFIG_SPI_FLASH_ATMEL
215
216# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
217 DSPI_CTAR_PCSSCK_1CLK | \
218 DSPI_CTAR_PASC(0) | \
219 DSPI_CTAR_PDT(0) | \
220 DSPI_CTAR_CSSCK(0) | \
221 DSPI_CTAR_ASC(0) | \
222 DSPI_CTAR_DT(1))
223# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
224# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
225#endif
226
227/* Input, PCI, Flexbus, and VCO */
228#define CONFIG_EXTRA_CLOCK
229
230#define CONFIG_PRAM 2048 /* 2048 KB */
231
232/* HUSH */
233#define CONFIG_SYS_HUSH_PARSER 1
234#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
235
236#define CONFIG_SYS_PROMPT "-> "
237#define CONFIG_SYS_LONGHELP /* undef to save memory */
238
239#if defined(CONFIG_CMD_KGDB)
240#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
241#else
242#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
243#endif
244/* Print Buffer Size */
245#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
246 sizeof(CONFIG_SYS_PROMPT) + 16)
247#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
248/* Boot Argument Buffer Size */
249#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
250
251#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
252
Alison Wangefa9f282012-10-18 19:25:52 +0000253#define CONFIG_SYS_MBAR 0xFC000000
254
255/*
256 * Low Level Configuration Settings
257 * (address mappings, register initial values, etc.)
258 * You should know what you are doing if you make changes here.
259 */
260
261/*-----------------------------------------------------------------------
262 * Definitions for initial stack pointer and data area (in DPRAM)
263 */
264#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
265/* End of used area in internal SRAM */
266#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
267#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Alison Wangefa9f282012-10-18 19:25:52 +0000268#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - \
Masahiro Yamada5854c9f2014-02-07 09:23:03 +0900269 GENERATED_GBL_DATA_SIZE) - 32)
Alison Wangefa9f282012-10-18 19:25:52 +0000270#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
271#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
272
273/*-----------------------------------------------------------------------
274 * Start addresses for the final memory configuration
275 * (Set up by the startup code)
276 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
277 */
278#define CONFIG_SYS_SDRAM_BASE 0x40000000
279#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
280
281#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x400)
282#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
283#define CONFIG_SYS_DRAM_TEST
284
285#if defined(CONFIG_CF_SBF) || defined(CONFIG_SYS_NAND_BOOT)
286#define CONFIG_SERIAL_BOOT
287#endif
288
289#if defined(CONFIG_SERIAL_BOOT)
290#define CONFIG_SYS_MONITOR_BASE (TEXT_BASE + 0x400)
291#else
292#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
293#endif
294
295#define CONFIG_SYS_BOOTPARAMS_LEN (64 * 1024)
296/* Reserve 256 kB for Monitor */
297#define CONFIG_SYS_MONITOR_LEN (256 << 10)
298/* Reserve 256 kB for malloc() */
299#define CONFIG_SYS_MALLOC_LEN (256 << 10)
300
301/*
302 * For booting Linux, the board info and command line data
303 * have to be in the first 8 MB of memory, since this is
304 * the maximum mapped by the Linux kernel during initialization ??
305 */
306/* Initial Memory map for Linux */
307#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + \
308 (CONFIG_SYS_SDRAM_SIZE << 20))
309
310/* Configuration for environment
311 * Environment is embedded in u-boot in the second sector of the flash
312 */
313#if !defined(CONFIG_SERIAL_BOOT) /*MRAM boot*/
314#define CONFIG_SYS_NO_FLASH
315#define CONFIG_ENV_IS_IN_MRAM 1
316#define CONFIG_ENV_ADDR (0x40000 - 0x1000) /*MRAM size 40000*/
317#define CONFIG_ENV_SIZE 0x1000
318#endif
319
320#if defined(CONFIG_CF_SBF)
321#define CONFIG_SYS_NO_FLASH
322#define CONFIG_ENV_IS_IN_SPI_FLASH 1
323#define CONFIG_ENV_SPI_CS 1
324#define CONFIG_ENV_OFFSET 0x40000
325#define CONFIG_ENV_SIZE 0x2000
326#define CONFIG_ENV_SECT_SIZE 0x10000
327#endif
328#if defined(CONFIG_SYS_NAND_BOOT)
329#define CONFIG_SYS_NO_FLASH
Jason Jin26a12892012-10-25 15:27:37 +0800330#define CONFIG_ENV_IS_NOWHERE
Alison Wangefa9f282012-10-18 19:25:52 +0000331#define CONFIG_ENV_OFFSET 0x80000
332#define CONFIG_ENV_SIZE 0x20000
333#define CONFIG_ENV_SECT_SIZE 0x20000
334#endif
335#undef CONFIG_ENV_OVERWRITE
336
337/* FLASH organization */
338#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
339
340#undef CONFIG_SYS_FLASH_CFI
341#ifdef CONFIG_SYS_FLASH_CFI
342
343#define CONFIG_FLASH_CFI_DRIVER 1
344/* Max size that the board might have */
345#define CONFIG_SYS_FLASH_SIZE 0x1000000
346#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
347/* max number of memory banks */
348#define CONFIG_SYS_MAX_FLASH_BANKS 1
349/* max number of sectors on one chip */
350#define CONFIG_SYS_MAX_FLASH_SECT 270
351/* "Real" (hardware) sectors protection */
352#define CONFIG_SYS_FLASH_PROTECTION
353#define CONFIG_SYS_FLASH_CHECKSUM
354#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
355#else
356/* max number of sectors on one chip */
357#define CONFIG_SYS_MAX_FLASH_SECT 270
358/* max number of sectors on one chip */
359#define CONFIG_SYS_MAX_FLASH_BANKS 0
360#endif
361
362/*
363 * This is setting for JFFS2 support in u-boot.
364 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
365 */
366#ifdef CONFIG_CMD_JFFS2
367#define CONFIG_JFFS2_DEV "nand0"
368#define CONFIG_JFFS2_PART_OFFSET (0x800000)
369#define CONFIG_CMD_MTDPARTS
370#define CONFIG_MTD_DEVICE
371#define MTDIDS_DEFAULT "nand0=m54418twr.nand"
372
373#define MTDPARTS_DEFAULT "mtdparts=m54418twr.nand:1m(data)," \
374 "7m(kernel)," \
375 "-(rootfs)"
376
377#endif
378
379#ifdef CONFIG_CMD_UBI
380#define CONFIG_CMD_MTDPARTS
381#define CONFIG_MTD_DEVICE /* needed for mtdparts command */
382#define CONFIG_MTD_PARTITIONS /* mtdparts and UBI support */
383#define CONFIG_RBTREE
384#define MTDIDS_DEFAULT "nand0=NAND"
385#define MTDPARTS_DEFAULT "mtdparts=NAND:1m(u-boot)," \
386 "-(ubi)"
387#endif
388/* Cache Configuration */
389#define CONFIG_SYS_CACHELINE_SIZE 16
390#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
391 CONFIG_SYS_INIT_RAM_SIZE - 8)
392#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
393 CONFIG_SYS_INIT_RAM_SIZE - 4)
394#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
395#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
396#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
397 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
398 CF_ACR_EN | CF_ACR_SM_ALL)
399#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
400 CF_CACR_ICINVA | CF_CACR_EUSP)
401#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
402 CF_CACR_DEC | CF_CACR_DDCM_P | \
403 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
404
405#define CACR_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
406 CONFIG_SYS_INIT_RAM_SIZE - 12)
407
408/*-----------------------------------------------------------------------
409 * Memory bank definitions
410 */
411/*
412 * CS0 - NOR Flash 16MB
413 * CS1 - Available
414 * CS2 - Available
415 * CS3 - Available
416 * CS4 - Available
417 * CS5 - Available
418 */
419
420 /* Flash */
421#define CONFIG_SYS_CS0_BASE 0x00000000
422#define CONFIG_SYS_CS0_MASK 0x000F0101
423#define CONFIG_SYS_CS0_CTRL 0x00001D60
424
425#endif /* _M54418TWR_H */