Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Matrix-centric header file for the AT91SAM9X5 family |
| 3 | * |
Wu, Josh | 4320b45 | 2013-04-16 23:42:43 +0000 | [diff] [blame] | 4 | * Copyright (C) 2012-2013 Atmel Corporation. |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 5 | * |
| 6 | * Memory Controllers (MATRIX, EBI) - System peripherals registers. |
Wu, Josh | 4320b45 | 2013-04-16 23:42:43 +0000 | [diff] [blame] | 7 | * Based on AT91SAM9X5 & AT91SAM9N12 preliminary datasheet. |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 8 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 9 | * SPDX-License-Identifier: GPL-2.0+ |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #ifndef __AT91SAM9X5_MATRIX_H__ |
| 13 | #define __AT91SAM9X5_MATRIX_H__ |
| 14 | |
| 15 | #ifndef __ASSEMBLY__ |
| 16 | |
Wu, Josh | 4320b45 | 2013-04-16 23:42:43 +0000 | [diff] [blame] | 17 | /* AT91SAM9N12 Matrix definition is a subset of AT91SAM9X5. */ |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 18 | struct at91_matrix { |
| 19 | u32 mcfg[16]; |
| 20 | u32 scfg[16]; |
| 21 | u32 pras[16][2]; |
| 22 | u32 mrcr; /* 0x100 Master Remap Control */ |
Wu, Josh | 4320b45 | 2013-04-16 23:42:43 +0000 | [diff] [blame] | 23 | u32 filler[5]; |
| 24 | #ifdef CONFIG_AT91SAM9X5 |
| 25 | u32 filler1[2]; |
| 26 | #endif |
| 27 | /* EBI Chip Select Assignment Register |
| 28 | * 0x118: AT91SAM9N12 |
| 29 | * 0x120: AT91SAM9X5 |
| 30 | */ |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 31 | u32 ebicsa; |
| 32 | u32 filler4[47]; |
Wu, Josh | 4320b45 | 2013-04-16 23:42:43 +0000 | [diff] [blame] | 33 | #ifdef CONFIG_AT91SAM9N12 |
| 34 | u32 filler5[2]; |
| 35 | #endif |
Bo Shen | 42aafb3 | 2012-07-05 17:21:46 +0000 | [diff] [blame] | 36 | u32 wpmr; |
| 37 | u32 wpsr; |
| 38 | }; |
| 39 | |
| 40 | #endif /* __ASSEMBLY__ */ |
| 41 | |
| 42 | #define AT91_MATRIX_ULBT_INFINITE (0 << 0) |
| 43 | #define AT91_MATRIX_ULBT_SINGLE (1 << 0) |
| 44 | #define AT91_MATRIX_ULBT_FOUR (2 << 0) |
| 45 | #define AT91_MATRIX_ULBT_EIGHT (3 << 0) |
| 46 | #define AT91_MATRIX_ULBT_SIXTEEN (4 << 0) |
| 47 | #define AT91_MATRIX_ULBT_THIRTYTWO (5 << 0) |
| 48 | #define AT91_MATRIX_ULBT_SIXTYFOUR (6 << 0) |
| 49 | #define AT91_MATRIX_ULBT_128 (7 << 0) |
| 50 | |
| 51 | #define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16) |
| 52 | #define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16) |
| 53 | #define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16) |
| 54 | #define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18 |
| 55 | |
| 56 | #define AT91_MATRIX_M0PR_SHIFT 0 |
| 57 | #define AT91_MATRIX_M1PR_SHIFT 4 |
| 58 | #define AT91_MATRIX_M2PR_SHIFT 8 |
| 59 | #define AT91_MATRIX_M3PR_SHIFT 12 |
| 60 | #define AT91_MATRIX_M4PR_SHIFT 16 |
| 61 | #define AT91_MATRIX_M5PR_SHIFT 20 |
| 62 | #define AT91_MATRIX_M6PR_SHIFT 24 |
| 63 | #define AT91_MATRIX_M7PR_SHIFT 28 |
| 64 | |
| 65 | #define AT91_MATRIX_M8PR_SHIFT 0 /* register B */ |
| 66 | #define AT91_MATRIX_M9PR_SHIFT 4 /* register B */ |
| 67 | #define AT91_MATRIX_M10PR_SHIFT 8 /* register B */ |
| 68 | #define AT91_MATRIX_M11PR_SHIFT 12 /* register B */ |
| 69 | |
| 70 | #define AT91_MATRIX_RCB0 (1 << 0) |
| 71 | #define AT91_MATRIX_RCB1 (1 << 1) |
| 72 | #define AT91_MATRIX_RCB2 (1 << 2) |
| 73 | #define AT91_MATRIX_RCB3 (1 << 3) |
| 74 | #define AT91_MATRIX_RCB4 (1 << 4) |
| 75 | #define AT91_MATRIX_RCB5 (1 << 5) |
| 76 | #define AT91_MATRIX_RCB6 (1 << 6) |
| 77 | #define AT91_MATRIX_RCB7 (1 << 7) |
| 78 | #define AT91_MATRIX_RCB8 (1 << 8) |
| 79 | #define AT91_MATRIX_RCB9 (1 << 9) |
| 80 | #define AT91_MATRIX_RCB10 (1 << 10) |
| 81 | |
| 82 | #define AT91_MATRIX_EBI_CS1A_SMC (0 << 1) |
| 83 | #define AT91_MATRIX_EBI_CS1A_SDRAMC (1 << 1) |
| 84 | #define AT91_MATRIX_EBI_CS3A_SMC (0 << 3) |
| 85 | #define AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA (1 << 3) |
| 86 | #define AT91_MATRIX_EBI_DBPU_ON (0 << 8) |
| 87 | #define AT91_MATRIX_EBI_DBPU_OFF (1 << 8) |
| 88 | #define AT91_MATRIX_EBI_DBPD_ON (0 << 9) |
| 89 | #define AT91_MATRIX_EBI_DBPD_OFF (1 << 9) |
| 90 | #define AT91_MATRIX_EBI_VDDIOMSEL_1_8V (0 << 16) |
| 91 | #define AT91_MATRIX_EBI_VDDIOMSEL_3_3V (1 << 16) |
| 92 | #define AT91_MATRIX_EBI_EBI_IOSR_REDUCED (0 << 17) |
| 93 | #define AT91_MATRIX_EBI_EBI_IOSR_NORMAL (1 << 17) |
| 94 | #define AT91_MATRIX_NFD0_ON_D0 (0 << 24) |
| 95 | #define AT91_MATRIX_NFD0_ON_D16 (1 << 24) |
| 96 | #define AT91_MATRIX_MP_OFF (0 << 25) |
| 97 | #define AT91_MATRIX_MP_ON (1 << 25) |
| 98 | |
| 99 | #endif |