blob: d69831ad152edf7c16940903d61c1736c54f0def [file] [log] [blame]
Bo Shen42aafb32012-07-05 17:21:46 +00001/*
2 * Copyright (C) 2012 Atmel Corporation
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Bo Shen42aafb32012-07-05 17:21:46 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/at91sam9x5_matrix.h>
10#include <asm/arch/at91sam9_smc.h>
11#include <asm/arch/at91_common.h>
Bo Shen42aafb32012-07-05 17:21:46 +000012#include <asm/arch/at91_rstc.h>
Bo Shen42aafb32012-07-05 17:21:46 +000013#include <asm/arch/clk.h>
Wenyou Yang78f89762016-02-03 10:16:50 +080014#include <asm/arch/gpio.h>
Wenyou Yanga9606f02017-04-18 14:51:56 +080015#include <debug_uart.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060016#include <asm/mach-types.h>
Bo Shen42aafb32012-07-05 17:21:46 +000017
18DECLARE_GLOBAL_DATA_PTR;
19
20/* ------------------------------------------------------------------------- */
21/*
22 * Miscelaneous platform dependent initialisations
23 */
24#ifdef CONFIG_CMD_NAND
25static void at91sam9x5ek_nand_hw_init(void)
26{
27 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
28 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Bo Shen42aafb32012-07-05 17:21:46 +000029 unsigned long csa;
30
31 /* Enable CS3 */
32 csa = readl(&matrix->ebicsa);
33 csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
Bo Shen68df9182012-08-15 18:44:27 +000034 /* NAND flash on D16 */
35 csa |= AT91_MATRIX_NFD0_ON_D16;
Wu, Joshccae57a2012-09-05 22:14:28 +000036
37 /* Configure IO drive */
38 csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
39
Bo Shen42aafb32012-07-05 17:21:46 +000040 writel(csa, &matrix->ebicsa);
41
42 /* Configure SMC CS3 for NAND/SmartMedia */
Wu, Joshe3330362012-08-23 00:05:37 +000043 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
44 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
Bo Shen42aafb32012-07-05 17:21:46 +000045 &smc->cs[3].setup);
Wu, Joshe3330362012-08-23 00:05:37 +000046 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
47 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
Bo Shen42aafb32012-07-05 17:21:46 +000048 &smc->cs[3].pulse);
Wu, Joshe3330362012-08-23 00:05:37 +000049 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
Bo Shen42aafb32012-07-05 17:21:46 +000050 &smc->cs[3].cycle);
51 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
52 AT91_SMC_MODE_EXNW_DISABLE |
53#ifdef CONFIG_SYS_NAND_DBW_16
54 AT91_SMC_MODE_DBW_16 |
55#else /* CONFIG_SYS_NAND_DBW_8 */
56 AT91_SMC_MODE_DBW_8 |
57#endif
Wu, Joshe3330362012-08-23 00:05:37 +000058 AT91_SMC_MODE_TDF_CYCLE(1),
Bo Shen42aafb32012-07-05 17:21:46 +000059 &smc->cs[3].mode);
60
Wenyou Yang78f89762016-02-03 10:16:50 +080061 at91_periph_clk_enable(ATMEL_ID_PIOCD);
Bo Shen42aafb32012-07-05 17:21:46 +000062
63 /* Configure RDY/BSY */
64 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
65 /* Enable NandFlash */
66 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
67
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080068 at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
69 at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
70 at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
71 at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
72 at91_pio3_set_a_periph(AT91_PIO_PORTD, 6, 1);
73 at91_pio3_set_a_periph(AT91_PIO_PORTD, 7, 1);
74 at91_pio3_set_a_periph(AT91_PIO_PORTD, 8, 1);
75 at91_pio3_set_a_periph(AT91_PIO_PORTD, 9, 1);
76 at91_pio3_set_a_periph(AT91_PIO_PORTD, 10, 1);
77 at91_pio3_set_a_periph(AT91_PIO_PORTD, 11, 1);
78 at91_pio3_set_a_periph(AT91_PIO_PORTD, 12, 1);
79 at91_pio3_set_a_periph(AT91_PIO_PORTD, 13, 1);
Bo Shen42aafb32012-07-05 17:21:46 +000080}
81#endif
Bo Shen42aafb32012-07-05 17:21:46 +000082
Wenyou Yangaa023532017-09-18 15:26:01 +080083#ifdef CONFIG_BOARD_LATE_INIT
84int board_late_init(void)
Bo Shen42aafb32012-07-05 17:21:46 +000085{
Wenyou Yangaa023532017-09-18 15:26:01 +080086#ifdef CONFIG_DM_VIDEO
87 at91_video_show_board_info();
88#endif
89 return 0;
Bo Shen42aafb32012-07-05 17:21:46 +000090}
Wenyou Yangaa023532017-09-18 15:26:01 +080091#endif
Bo Shen42aafb32012-07-05 17:21:46 +000092
Wenyou Yanga9606f02017-04-18 14:51:56 +080093#ifdef CONFIG_DEBUG_UART_BOARD_INIT
94void board_debug_uart_init(void)
Bo Shen42aafb32012-07-05 17:21:46 +000095{
96 at91_seriald_hw_init();
Wenyou Yanga9606f02017-04-18 14:51:56 +080097}
98#endif
99
100#ifdef CONFIG_BOARD_EARLY_INIT_F
101int board_early_init_f(void)
102{
103#ifdef CONFIG_DEBUG_UART
104 debug_uart_init();
105#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000106 return 0;
107}
Wenyou Yanga9606f02017-04-18 14:51:56 +0800108#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000109
110int board_init(void)
111{
Tom Rini48157342017-01-25 20:42:35 -0500112 /* arch number of AT91SAM9X5EK-Board */
113 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
114
Bo Shen42aafb32012-07-05 17:21:46 +0000115 /* adress of boot parameters */
116 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
117
118#ifdef CONFIG_CMD_NAND
119 at91sam9x5ek_nand_hw_init();
120#endif
121
Tom Riniceed5d22017-05-12 22:33:27 -0400122#if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
Richard Genoudb762a9c2012-11-29 23:18:32 +0000123 at91_uhp_hw_init();
124#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000125 return 0;
126}
127
128int dram_init(void)
129{
130 gd->ram_size = get_ram_size((void *) CONFIG_SYS_SDRAM_BASE,
131 CONFIG_SYS_SDRAM_SIZE);
132 return 0;
133}
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800134
135#if defined(CONFIG_SPL_BUILD)
136#include <spl.h>
137#include <nand.h>
138
139void at91_spl_board_init(void)
140{
Wenyou Yange035ea72017-09-14 11:07:44 +0800141#ifdef CONFIG_SD_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800142 at91_mci_hw_init();
Wenyou Yange035ea72017-09-14 11:07:44 +0800143#elif CONFIG_NAND_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800144 at91sam9x5ek_nand_hw_init();
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800145#endif
146}
147
148#include <asm/arch/atmel_mpddrc.h>
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800149static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800150{
151 ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
152
153 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
154 ATMEL_MPDDRC_CR_NR_ROW_13 |
155 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
156 ATMEL_MPDDRC_CR_NB_8BANKS |
157 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
158
159 ddr2->rtr = 0x411;
160
161 ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
162 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
163 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
164 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
165 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
166 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
167 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
168 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
169
170 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
171 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
172 19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
173 18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
174
175 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
176 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
177 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
178 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
179 2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
180}
181
182void mem_init(void)
183{
184 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
185 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800186 struct atmel_mpddrc_config ddr2;
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800187 unsigned long csa;
188
189 ddr2_conf(&ddr2);
190
191 /* enable DDR2 clock */
Erik van Luijkebaa8002015-08-13 15:43:20 +0200192 writel(AT91_PMC_DDR, &pmc->scer);
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800193
194 /* Chip select 1 is for DDR2/SDRAM */
195 csa = readl(&matrix->ebicsa);
196 csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
197 csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
198 csa |= AT91_MATRIX_EBI_DBPD_OFF;
199 csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
200 writel(csa, &matrix->ebicsa);
201
202 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200203 ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800204}
205#endif