blob: 1fd3097d757d7c271ca5cd526e23d090058cbedc [file] [log] [blame]
Aneesh V00836d42011-09-08 11:05:49 -04001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated.
4 * Aneesh V <aneesh@ti.com>
5 * Steve Sakoman <steve@sakoman.com>
6 *
7 * TI OMAP4 common configuration settings
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_OMAP4_COMMON_H
29#define __CONFIG_OMAP4_COMMON_H
30
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
35#define CONFIG_OMAP 1 /* in a TI OMAP core */
36#define CONFIG_OMAP44XX 1 /* which is a 44XX */
37#define CONFIG_OMAP4430 1 /* which is in a 4430 */
Marek Vasutaede1882012-07-21 05:02:23 +000038#define CONFIG_OMAP_GPIO
Aneesh V00836d42011-09-08 11:05:49 -040039
40/* Get CPU defs */
41#include <asm/arch/cpu.h>
Sricharan9310ff72011-11-15 09:49:55 -050042#include <asm/arch/omap.h>
Aneesh V00836d42011-09-08 11:05:49 -040043
44/* Display CPU and Board Info */
45#define CONFIG_DISPLAY_CPUINFO 1
46#define CONFIG_DISPLAY_BOARDINFO 1
47
48/* Clock Defines */
49#define V_OSCK 38400000 /* Clock output from T2 */
50#define V_SCLK V_OSCK
51
Aneesh V00836d42011-09-08 11:05:49 -040052#define CONFIG_MISC_INIT_R
53
54#define CONFIG_OF_LIBFDT 1
Tom Rinidda6aa32013-02-19 11:18:18 +000055#define CONFIG_CMD_BOOTZ
Aneesh V00836d42011-09-08 11:05:49 -040056#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
57#define CONFIG_SETUP_MEMORY_TAGS 1
58#define CONFIG_INITRD_TAG 1
59#define CONFIG_REVISION_TAG 1
60
61/*
62 * Size of malloc() pool
63 * Total Size Environment - 128k
64 * Malloc - add 256k
65 */
66#define CONFIG_ENV_SIZE (128 << 10)
67#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10))
68/* Vector Base */
69#define CONFIG_SYS_CA9_VECTOR_BASE SRAM_ROM_VECT_BASE
70
71/*
72 * Hardware drivers
73 */
74
75/*
76 * serial port - NS16550 compatible
77 */
78#define V_NS16550_CLK 48000000
79
80#define CONFIG_SYS_NS16550
81#define CONFIG_SYS_NS16550_SERIAL
82#define CONFIG_SYS_NS16550_REG_SIZE (-4)
83#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
84#define CONFIG_CONS_INDEX 3
85#define CONFIG_SYS_NS16550_COM3 UART3_BASE
86
87#define CONFIG_BAUDRATE 115200
88#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
89 115200}
90/* I2C */
91#define CONFIG_HARD_I2C 1
92#define CONFIG_SYS_I2C_SPEED 100000
93#define CONFIG_SYS_I2C_SLAVE 1
Aneesh V00836d42011-09-08 11:05:49 -040094#define CONFIG_DRIVER_OMAP34XX_I2C 1
95#define CONFIG_I2C_MULTI_BUS 1
96
97/* TWL6030 */
Balaji T Kf843d332011-09-08 06:34:57 +000098#ifndef CONFIG_SPL_BUILD
Aneesh V00836d42011-09-08 11:05:49 -040099#define CONFIG_TWL6030_POWER 1
Balaji T Kf843d332011-09-08 06:34:57 +0000100#endif
Aneesh V00836d42011-09-08 11:05:49 -0400101
102/* MMC */
103#define CONFIG_GENERIC_MMC 1
104#define CONFIG_MMC 1
105#define CONFIG_OMAP_HSMMC 1
Aneesh V00836d42011-09-08 11:05:49 -0400106#define CONFIG_DOS_PARTITION 1
107
108
109/* USB */
110#define CONFIG_MUSB_UDC 1
111#define CONFIG_USB_OMAP3 1
112
113/* USB device configuration */
114#define CONFIG_USB_DEVICE 1
115#define CONFIG_USB_TTY 1
116#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
117
118/* Flash */
119#define CONFIG_SYS_NO_FLASH 1
120
121/* commands to include */
122#include <config_cmd_default.h>
123
124/* Enabled commands */
125#define CONFIG_CMD_EXT2 /* EXT2 Support */
126#define CONFIG_CMD_FAT /* FAT support */
127#define CONFIG_CMD_I2C /* I2C serial bus support */
128#define CONFIG_CMD_MMC /* MMC support */
129
130/* Disabled commands */
131#undef CONFIG_CMD_NET
132#undef CONFIG_CMD_NFS
133#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
134#undef CONFIG_CMD_IMLS /* List all found images */
135
136/*
137 * Environment setup
138 */
139
140#define CONFIG_BOOTDELAY 3
SRICHARAN R14a95192013-04-04 23:39:27 +0000141#define CONFIG_ENV_VARS_UBOOT_CONFIG
142#define CONFIG_CMD_FS_GENERIC
143#define CONFIG_CMD_EXT2
144#define CONFIG_CMD_EXT4
Aneesh V00836d42011-09-08 11:05:49 -0400145
146#define CONFIG_ENV_OVERWRITE
147
148#define CONFIG_EXTRA_ENV_SETTINGS \
149 "loadaddr=0x82000000\0" \
Aneesh V69a47792011-11-21 23:38:58 +0000150 "console=ttyO2,115200n8\0" \
Jon Hunter209082c2012-05-01 10:05:08 +0000151 "fdt_high=0xffffffff\0" \
SRICHARAN R14a95192013-04-04 23:39:27 +0000152 "fdtaddr=0x80f80000\0" \
153 "bootpart=0:2\0" \
154 "bootdir=/boot\0" \
SRICHARAN R31d0c152013-04-04 23:39:47 +0000155 "bootfile=zImage\0" \
Aneesh V00836d42011-09-08 11:05:49 -0400156 "usbtty=cdc_acm\0" \
157 "vram=16M\0" \
158 "mmcdev=0\0" \
159 "mmcroot=/dev/mmcblk0p2 rw\0" \
160 "mmcrootfstype=ext3 rootwait\0" \
161 "mmcargs=setenv bootargs console=${console} " \
162 "vram=${vram} " \
163 "root=${mmcroot} " \
164 "rootfstype=${mmcrootfstype}\0" \
165 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
166 "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
167 "source ${loadaddr}\0" \
Javier Martinez Canillas2dd508f2013-01-07 03:51:20 +0000168 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
169 "importbootenv=echo Importing environment from mmc${mmcdev} ...; " \
170 "env import -t ${loadaddr} ${filesize}\0" \
SRICHARAN R14a95192013-04-04 23:39:27 +0000171 "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
Aneesh V00836d42011-09-08 11:05:49 -0400172 "mmcboot=echo Booting from mmc${mmcdev} ...; " \
173 "run mmcargs; " \
SRICHARAN R31d0c152013-04-04 23:39:47 +0000174 "bootz ${loadaddr} - ${fdtaddr}\0" \
SRICHARAN R14a95192013-04-04 23:39:27 +0000175 "findfdt="\
176 "if test $board_name = sdp4430; then " \
177 "setenv fdtfile omap4-sdp.dtb; fi; " \
178 "if test $board_name = panda; then " \
179 "setenv fdtfile omap4-panda-es.dtb; fi\0" \
180 "loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \
Aneesh V00836d42011-09-08 11:05:49 -0400181
182#define CONFIG_BOOTCOMMAND \
SRICHARAN R14a95192013-04-04 23:39:27 +0000183 "run findfdt; " \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000184 "mmc dev ${mmcdev}; if mmc rescan; then " \
Javier Martinez Canillas2dd508f2013-01-07 03:51:20 +0000185 "echo SD/MMC found on device ${mmcdev};" \
Aneesh V00836d42011-09-08 11:05:49 -0400186 "if run loadbootscript; then " \
187 "run bootscript; " \
188 "else " \
Javier Martinez Canillas2dd508f2013-01-07 03:51:20 +0000189 "if run loadbootenv; then " \
190 "run importbootenv; " \
191 "fi;" \
192 "if test -n ${uenvcmd}; then " \
193 "echo Running uenvcmd ...;" \
194 "run uenvcmd;" \
195 "fi;" \
196 "fi;" \
SRICHARAN R14a95192013-04-04 23:39:27 +0000197 "if run loadimage; then " \
198 "run loadfdt;" \
Javier Martinez Canillas2dd508f2013-01-07 03:51:20 +0000199 "run mmcboot; " \
Aneesh V00836d42011-09-08 11:05:49 -0400200 "fi; " \
201 "fi"
202
203#define CONFIG_AUTO_COMPLETE 1
204
205/*
206 * Miscellaneous configurable options
207 */
208
209#define CONFIG_SYS_LONGHELP /* undef to save memory */
210#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Aneesh V00836d42011-09-08 11:05:49 -0400211#define CONFIG_SYS_CBSIZE 512
212/* Print Buffer Size */
213#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
214 sizeof(CONFIG_SYS_PROMPT) + 16)
215#define CONFIG_SYS_MAXARGS 16
216/* Boot Argument Buffer Size */
217#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
218
219/*
220 * memtest setup
221 */
222#define CONFIG_SYS_MEMTEST_START 0x80000000
223#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (32 << 20))
224
225/* Default load address */
226#define CONFIG_SYS_LOAD_ADDR 0x80000000
227
228/* Use General purpose timer 1 */
229#define CONFIG_SYS_TIMERBASE GPT2_BASE
230#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
231#define CONFIG_SYS_HZ 1000
232
233/*
Aneesh V00836d42011-09-08 11:05:49 -0400234 * SDRAM Memory Map
235 * Even though we use two CS all the memory
236 * is mapped to one contiguous block
237 */
238#define CONFIG_NR_DRAM_BANKS 1
239
240#define CONFIG_SYS_SDRAM_BASE 0x80000000
Tom Riniee5bce42012-08-08 17:03:10 -0700241#define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \
Aneesh V00836d42011-09-08 11:05:49 -0400242 GENERATED_GBL_DATA_SIZE)
243
244#ifndef CONFIG_SYS_L2CACHE_OFF
245#define CONFIG_SYS_L2_PL310 1
246#define CONFIG_SYS_PL310_BASE 0x48242000
247#endif
Aneesh Vfa5c07a2011-11-21 23:38:59 +0000248#define CONFIG_SYS_CACHELINE_SIZE 32
Aneesh V00836d42011-09-08 11:05:49 -0400249
250/* Defines for SDRAM init */
SRICHARAN R6f0538f2011-09-27 01:43:18 +0000251#define CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
252
Aneesh V00836d42011-09-08 11:05:49 -0400253#ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
254#define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION
255#define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
256#endif
257
258/* Defines for SPL */
259#define CONFIG_SPL
Tom Rini28591df2012-08-13 12:03:19 -0700260#define CONFIG_SPL_FRAMEWORK
Aneesh V00836d42011-09-08 11:05:49 -0400261#define CONFIG_SPL_TEXT_BASE 0x40304350
262#define CONFIG_SPL_MAX_SIZE (38 * 1024)
Tom Riniee5bce42012-08-08 17:03:10 -0700263#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Tom Rinife3b0c72012-08-13 11:37:56 -0700264#define CONFIG_SPL_DISPLAY_PRINT
Aneesh V00836d42011-09-08 11:05:49 -0400265
Aneesh V0560be22011-10-21 12:29:34 -0400266/*
Aneesh V0560be22011-10-21 12:29:34 -0400267 * 64 bytes before this address should be set aside for u-boot.img's
Aneesh V83cc6072011-11-21 23:39:04 +0000268 * header. That is 80E7FFC0--0x80E80000 should not be used for any
Aneesh V0560be22011-10-21 12:29:34 -0400269 * other needs.
270 */
Aneesh V83cc6072011-11-21 23:39:04 +0000271#define CONFIG_SYS_TEXT_BASE 0x80E80000
Aneesh V0560be22011-10-21 12:29:34 -0400272
Aneesh V83cc6072011-11-21 23:39:04 +0000273/*
274 * BSS and malloc area 64MB into memory to allow enough
275 * space for the kernel at the beginning of memory
276 */
277#define CONFIG_SPL_BSS_START_ADDR 0x84000000
278#define CONFIG_SPL_BSS_MAX_SIZE 0x100000 /* 1 MB */
279#define CONFIG_SYS_SPL_MALLOC_START 0x84100000
280#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
Aneesh V00836d42011-09-08 11:05:49 -0400281
282#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
283#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
284#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
285#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
286
287#define CONFIG_SPL_LIBCOMMON_SUPPORT
288#define CONFIG_SPL_LIBDISK_SUPPORT
289#define CONFIG_SPL_I2C_SUPPORT
290#define CONFIG_SPL_MMC_SUPPORT
291#define CONFIG_SPL_FAT_SUPPORT
292#define CONFIG_SPL_LIBGENERIC_SUPPORT
293#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasutff0ebb82012-07-21 05:02:27 +0000294#define CONFIG_SPL_GPIO_SUPPORT
Thomas Weberbe9a3432012-05-14 10:28:54 +0000295#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
Aneesh V00836d42011-09-08 11:05:49 -0400296
Aneesh V3196f1f2012-03-08 07:20:22 +0000297#define CONFIG_SYS_THUMB_BUILD
298
Aneesh V00836d42011-09-08 11:05:49 -0400299#endif /* __CONFIG_OMAP4_COMMON_H */