blob: aed5fa6a453e806759cfdf933c9fc525bd5f5bd7 [file] [log] [blame]
wdenk7e920de2004-06-09 12:47:02 +00001/*
2 * (C) Copyright 2004
3 * Tolunay Orkun, Nextio Inc., torkun@nextio.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
Wolfgang Denka1be4762008-05-20 16:00:29 +020036#define CONFIG_405GP 1 /* This is a PPC405GP CPU */
wdenk7e920de2004-06-09 12:47:02 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_CSB472 1 /* on a Cogent CSB472 board */
39#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
40#define CONFIG_LAST_STAGE_INIT 1 /* Call last_stage_init() */
41#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
42
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
44
wdenk7e920de2004-06-09 12:47:02 +000045/*
46 * OS Bootstrap configuration
47 *
48 */
49
50#if 0
51#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
52#else
53#define CONFIG_BOOTDELAY 3 /* autoboot after X seconds */
54#endif
55
56#define CONFIG_ZERO_BOOTDELAY_CHECK /* check keypress when bootdelay = 0 */
57
58#if 1
59#undef CONFIG_BOOTARGS
60#define CONFIG_BOOTCOMMAND \
61 "setenv bootargs console=ttyS0,38400 debug " \
62 "root=/dev/ram rw ramdisk_size=4096 " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010063 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk7e920de2004-06-09 12:47:02 +000064 "bootm ff800000 ff900000"
65#endif
66
67#if 0
68#undef CONFIG_BOOTARGS
69#define CONFIG_BOOTCOMMAND \
70 "bootp; " \
71 "setenv bootargs console=ttyS0,38400 debug " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010072 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
73 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk7e920de2004-06-09 12:47:02 +000074 "bootm"
75#endif
76
77/*
Jon Loeligerdcf14512007-07-09 21:48:26 -050078 * BOOTP options
wdenk7e920de2004-06-09 12:47:02 +000079 */
Jon Loeligerdcf14512007-07-09 21:48:26 -050080#define CONFIG_BOOTP_SUBNETMASK
81#define CONFIG_BOOTP_GATEWAY
82#define CONFIG_BOOTP_HOSTNAME
83#define CONFIG_BOOTP_BOOTPATH
84#define CONFIG_BOOTP_BOOTFILESIZE
85#define CONFIG_BOOTP_DNS2
86
Jon Loeliger37ec35e2007-07-04 22:31:56 -050087
wdenk7e920de2004-06-09 12:47:02 +000088/*
Jon Loeliger37ec35e2007-07-04 22:31:56 -050089 * Command line configuration.
wdenk7e920de2004-06-09 12:47:02 +000090 */
Jon Loeliger37ec35e2007-07-04 22:31:56 -050091#include <config_cmd_default.h>
wdenk7e920de2004-06-09 12:47:02 +000092
Jon Loeliger37ec35e2007-07-04 22:31:56 -050093#define CONFIG_CMD_ASKENV
94#define CONFIG_CMD_BEDBUG
95#define CONFIG_CMD_ELF
96#define CONFIG_CMD_IRQ
97#define CONFIG_CMD_I2C
98#define CONFIG_CMD_PCI
99#define CONFIG_CMD_DATE
100#define CONFIG_CMD_MII
101#define CONFIG_CMD_PING
102#define CONFIG_CMD_DHCP
103
wdenk7e920de2004-06-09 12:47:02 +0000104/*
105 * Serial download configuration
106 *
107 */
108#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7e920de2004-06-09 12:47:02 +0000110
111/*
112 * KGDB Configuration
113 *
114 */
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500115#if defined(CONFIG_CMD_KGDB)
wdenk7e920de2004-06-09 12:47:02 +0000116#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
117#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
118#endif
119
120/*
121 * Miscellaneous configurable options
122 *
123 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenk7e920de2004-06-09 12:47:02 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_LONGHELP /* undef to save memory */
127#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500128#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000130#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000132#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
134#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
135#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7e920de2004-06-09 12:47:02 +0000136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
138#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk7e920de2004-06-09 12:47:02 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */
142#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk7e920de2004-06-09 12:47:02 +0000143
144/*
145 * For booting Linux, the board info and command line data
146 * have to be in the first 8 MB of memory, since this is
147 * the maximum mapped by the Linux kernel during initialization.
148 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7e920de2004-06-09 12:47:02 +0000150
151/*
152 * watchdog configuration
153 *
154 */
155#undef CONFIG_WATCHDOG /* watchdog disabled */
156
157/*
158 * UART configuration
159 *
160 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200161#define CONFIG_CONS_INDEX 1 /* Use UART0 */
162#define CONFIG_SYS_NS16550
163#define CONFIG_SYS_NS16550_SERIAL
164#define CONFIG_SYS_NS16550_REG_SIZE 1
165#define CONFIG_SYS_NS16550_CLK get_serial_clock()
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* use internal serial clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BASE_BAUD 691200
wdenk7e920de2004-06-09 12:47:02 +0000169#define CONFIG_BAUDRATE 38400 /* Default baud rate */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7e920de2004-06-09 12:47:02 +0000171 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400 }
172
173/*
174 * I2C configuration
175 *
176 */
177#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Stefan Roese3b01e6b2010-04-01 14:37:24 +0200178#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
180#define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
wdenk7e920de2004-06-09 12:47:02 +0000181
182/*
183 * MII PHY configuration
184 *
185 */
Ben Warren3a918a62008-10-27 23:50:15 -0700186#define CONFIG_PPC4xx_EMAC
wdenk7e920de2004-06-09 12:47:02 +0000187#define CONFIG_MII 1 /* MII PHY management */
188#define CONFIG_PHY_ADDR 0 /* PHY address */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200189#define CONFIG_PHY_CMD_DELAY 40 /* PHY COMMAND delay */
wdenk7e920de2004-06-09 12:47:02 +0000190 /* 32usec min. for LXT971A */
191#define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
192
193/*
194 * RTC configuration
195 *
196 * Note that DS1307 RTC is limited to 100Khz I2C bus.
197 *
198 */
199#define CONFIG_RTC_DS1307 /* Use Dallas 1307 RTC */
200
201/*
202 * PCI stuff
203 *
204 */
205#define CONFIG_PCI /* include pci support */
206#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
207#define PCI_HOST_FORCE 1 /* configure as pci host */
208#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
209
210#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
211#define CONFIG_PCI_PNP /* do pci plug-and-play */
212 /* resource configuration */
213#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
214#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
217#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
218#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
219#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
220#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
221#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
222#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
223#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk7e920de2004-06-09 12:47:02 +0000224
225/*
226 * IDE stuff
227 *
228 */
229#undef CONFIG_IDE_PCMCIA /* no pcmcia interface required */
230#undef CONFIG_IDE_LED /* no led for ide supported */
231#undef CONFIG_IDE_RESET /* no reset for ide supported */
232
233/*
234 * Environment configuration
235 *
236 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200237#define CONFIG_ENV_IS_IN_FLASH 1 /* environment is in FLASH */
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200238#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200239#undef CONFIG_ENV_IS_IN_EEPROM
wdenk7e920de2004-06-09 12:47:02 +0000240
241/*
242 * General Memory organization
243 *
244 * Start addresses for the final memory configuration
245 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7e920de2004-06-09 12:47:02 +0000247 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_SDRAM_BASE 0x00000000
249#define CONFIG_SYS_FLASH_BASE 0xFF800000
250#define CONFIG_SYS_FLASH_SIZE 0x00800000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200251#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 KB for Monitor */
253#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 KB for malloc() */
wdenk7e920de2004-06-09 12:47:02 +0000254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
256#define CONFIG_SYS_RAMSTART
wdenk7e920de2004-06-09 12:47:02 +0000257#endif
258
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200259#if defined(CONFIG_ENV_IS_IN_FLASH)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200260#define CONFIG_ENV_IN_OWN_SECTOR 1 /* Give Environment own sector */
261#define CONFIG_ENV_ADDR 0xFFF00000 /* Address of Environment Sector */
262#define CONFIG_ENV_SIZE 0x00001000 /* Size of Environment */
263#define CONFIG_ENV_SECT_SIZE 0x00040000 /* Size of Environment Sector */
wdenk7e920de2004-06-09 12:47:02 +0000264#endif
265
266/*
267 * FLASH Device configuration
268 *
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200271#define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
273#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
274#define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
275#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max # of sectors on one chip */
276#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
277#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
wdenk7e920de2004-06-09 12:47:02 +0000278
279/*
280 * On Chip Memory location/size
281 *
282 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
284#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
wdenk7e920de2004-06-09 12:47:02 +0000285
286/*
287 * Global info and initial stack
288 *
289 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of on-chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200291#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200292#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk7e920de2004-06-09 12:47:02 +0000294
295/*
wdenk7e920de2004-06-09 12:47:02 +0000296 * Miscellaneous board specific definitions
297 *
298 */
299#define CONFIG_I2CFAST 1 /* enable "i2cfast" env. setting */
300
wdenk7e920de2004-06-09 12:47:02 +0000301#endif /* __CONFIG_H */