blob: 9dcbfc450b273a561c86a8bfb667c0146aecf5a7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stelian Pop78379932008-03-26 18:52:33 +01002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop78379932008-03-26 18:52:33 +01005 * Lead Tech Design <www.leadtechdesign.com>
Stelian Pop78379932008-03-26 18:52:33 +01006 */
7
8#include <common.h>
Wenyou Yangde56d372017-04-18 15:18:49 +08009#include <debug_uart.h>
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000010#include <asm/io.h>
Stelian Pop78379932008-03-26 18:52:33 +010011#include <asm/arch/at91sam9260_matrix.h>
Stelian Popd57846e2008-05-08 22:52:10 +020012#include <asm/arch/at91sam9_smc.h>
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010013#include <asm/arch/at91_common.h>
Wenyou Yang78f89762016-02-03 10:16:50 +080014#include <asm/arch/clk.h>
Stelian Pop78379932008-03-26 18:52:33 +010015#include <asm/arch/gpio.h>
Stelian Pop78379932008-03-26 18:52:33 +010016
17DECLARE_GLOBAL_DATA_PTR;
18
19/* ------------------------------------------------------------------------- */
20/*
21 * Miscelaneous platform dependent initialisations
22 */
23
Stelian Pop78379932008-03-26 18:52:33 +010024#ifdef CONFIG_CMD_NAND
25static void at91sam9260ek_nand_hw_init(void)
26{
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000027 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
28 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Stelian Pop78379932008-03-26 18:52:33 +010029 unsigned long csa;
30
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000031 /* Assign CS3 to NAND/SmartMedia Interface */
32 csa = readl(&matrix->ebicsa);
33 csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
34 writel(csa, &matrix->ebicsa);
Stelian Pop78379932008-03-26 18:52:33 +010035
36 /* Configure SMC CS3 for NAND/SmartMedia */
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000037 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
38 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
39 &smc->cs[3].setup);
40 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
41 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
42 &smc->cs[3].pulse);
43 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
44 &smc->cs[3].cycle);
45 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
46 AT91_SMC_MODE_EXNW_DISABLE |
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#ifdef CONFIG_SYS_NAND_DBW_16
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000048 AT91_SMC_MODE_DBW_16 |
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#else /* CONFIG_SYS_NAND_DBW_8 */
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000050 AT91_SMC_MODE_DBW_8 |
Stelian Popa35a4f82008-05-08 20:52:18 +020051#endif
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000052 AT91_SMC_MODE_TDF_CYCLE(2),
53 &smc->cs[3].mode);
Stelian Pop78379932008-03-26 18:52:33 +010054
55 /* Configure RDY/BSY */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010056 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
Stelian Pop78379932008-03-26 18:52:33 +010057
58 /* Enable NandFlash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010059 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000060
Stelian Pop78379932008-03-26 18:52:33 +010061}
62#endif
63
Wenyou Yangde56d372017-04-18 15:18:49 +080064#ifdef CONFIG_DEBUG_UART_BOARD_INIT
65void board_debug_uart_init(void)
66{
67 at91_seriald_hw_init();
68}
69#endif
70
71#ifdef CONFIG_BOARD_EARLY_INIT_F
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000072int board_early_init_f(void)
Stelian Pop78379932008-03-26 18:52:33 +010073{
Wenyou Yangde56d372017-04-18 15:18:49 +080074#ifdef CONFIG_DEBUG_UART
75 debug_uart_init();
76#endif
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000077 return 0;
78}
Wenyou Yangde56d372017-04-18 15:18:49 +080079#endif
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000080
81int board_init(void)
82{
Stelian Pop78379932008-03-26 18:52:33 +010083 /* adress of boot parameters */
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000084 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Stelian Pop78379932008-03-26 18:52:33 +010085
Stelian Pop78379932008-03-26 18:52:33 +010086#ifdef CONFIG_CMD_NAND
87 at91sam9260ek_nand_hw_init();
88#endif
Stelian Pop78379932008-03-26 18:52:33 +010089 return 0;
90}
91
92int dram_init(void)
93{
Reinhard Meyer0bda5f22011-06-06 00:13:10 +000094 gd->ram_size = get_ram_size(
95 (void *)CONFIG_SYS_SDRAM_BASE,
96 CONFIG_SYS_SDRAM_SIZE);
Stelian Pop78379932008-03-26 18:52:33 +010097 return 0;
98}
99
100#ifdef CONFIG_RESET_PHY_R
101void reset_phy(void)
102{
Stelian Pop78379932008-03-26 18:52:33 +0100103}
104#endif