blob: 7fbe9dff96db5d4594c49a9ba31083555d94a50d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000015/*
16 * Memory configurations
17 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000018#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
19#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000020
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000021#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
22 - GENERATED_GBL_DATA_SIZE)
23
24/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020025 * DMA
26 */
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020027
28/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030029 * GPIO
30 */
31#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030032
33/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030034 * Ethernet
35 */
36#define CONFIG_RMII
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030037#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030038#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030039
40/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000041 * NOR Flash
42 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000043#define CONFIG_SYS_MAX_FLASH_BANKS 1
44#define CONFIG_SYS_MAX_FLASH_SECT 71
45#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
46#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000047
48/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030049 * NAND controller
50 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030051#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
52#define CONFIG_SYS_MAX_NAND_DEVICE 1
53#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
54
55/*
56 * NAND chip timings
57 */
58#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
59#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
60#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
61#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
62#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
63#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
64#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
65#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
66
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030067/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020068 * USB
69 */
70#define CONFIG_USB_OHCI_LPC32XX
71#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020072
73/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000074 * U-Boot General Configurations
75 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000076#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000077#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
78
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030079/*
80 * Pass open firmware flat tree
81 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030082
83/*
84 * Environment
85 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030086
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030087#define CONFIG_EXTRA_ENV_SETTINGS \
88 "autoload=no\0" \
89 "ethaddr=00:01:90:00:C0:81\0" \
90 "dtbaddr=0x81000000\0" \
91 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
92 "tftpdir=vladimir/oe/devkit3250\0" \
93 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000094
95/*
96 * U-Boot Commands
97 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000098
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000099#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000100
101/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300102 * SPL specific defines
103 */
104/* SPL will be executed at offset 0 */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300105
106/* SPL will use SRAM as stack */
107#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300108
109/* Use the framework and generic lib */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300110
111/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300112
113/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300114#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300115
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300116#define CONFIG_SPL_NAND_SOFTECC
117
118#define CONFIG_SPL_MAX_SIZE 0x20000
119#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
120
121/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300122#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
123
124#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
125#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
126
127/* See common/spl/spl.c spl_set_header_raw_uboot() */
128#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
129
130/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000131 * Include SoC specific configuration
132 */
133#include <asm/arch/config.h>
134
135#endif /* __CONFIG_DEVKIT3250_H__*/