blob: 1864187c172bf20422fa94040d1feb78a9294c86 [file] [log] [blame]
Tom Rinidec7ea02024-05-20 13:35:03 -06001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (c) 2023, Intel Corporation
4 */
5#include <clk.h>
6#include <cpu_func.h>
7#include <dm.h>
8#include <errno.h>
9#include <eth_phy.h>
10#include <log.h>
11#include <malloc.h>
12#include <memalign.h>
13#include <miiphy.h>
14#include <net.h>
15#include <netdev.h>
16#include <phy.h>
17#include <reset.h>
18#include <wait_bit.h>
19#include <asm/arch/secure_reg_helper.h>
20#include <asm/arch/system_manager.h>
21#include <regmap.h>
22#include <syscon.h>
23#include <asm/cache.h>
24#include <asm/gpio.h>
25#include <asm/io.h>
26#include <linux/delay.h>
27#include <dm/device_compat.h>
28#include "dwc_eth_xgmac.h"
29
30#define SOCFPGA_XGMAC_SYSCON_ARG_COUNT 2
31
32static int dwxgmac_socfpga_do_setphy(struct udevice *dev, u32 modereg)
33{
34 struct xgmac_priv *xgmac = dev_get_priv(dev);
35 int ret;
36
37 u32 modemask = SYSMGR_EMACGRP_CTRL_PHYSEL_MASK <<
38 xgmac->syscon_phy_regshift;
39
Simon Glass7ec24132024-09-29 19:49:48 -060040 if (!(IS_ENABLED(CONFIG_XPL_BUILD)) && IS_ENABLED(CONFIG_SPL_ATF)) {
Tom Rinidec7ea02024-05-20 13:35:03 -060041 u32 index = ((u64)xgmac->syscon_phy - socfpga_get_sysmgr_addr() -
42 SYSMGR_SOC64_EMAC0) >> 2;
43
44 u32 id = SOCFPGA_SECURE_REG_SYSMGR_SOC64_EMAC0 + index;
45
46 ret = socfpga_secure_reg_update32(id,
47 modemask,
48 modereg <<
49 xgmac->syscon_phy_regshift);
50 if (ret) {
51 dev_err(dev, "Failed to set PHY register via SMC call\n");
52 return ret;
53 }
54
55 } else {
56 clrsetbits_le32(xgmac->phy, modemask, modereg);
57 }
58
59 return 0;
60}
61
62static int xgmac_probe_resources_socfpga(struct udevice *dev)
63{
64 struct xgmac_priv *xgmac = dev_get_priv(dev);
65 struct regmap *reg_map;
66 struct ofnode_phandle_args args;
67 void *range;
68 phy_interface_t interface;
69 int ret;
70 u32 modereg;
71
72 interface = xgmac->config->interface(dev);
73
74 switch (interface) {
75 case PHY_INTERFACE_MODE_MII:
76 case PHY_INTERFACE_MODE_GMII:
77 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
78 break;
79 case PHY_INTERFACE_MODE_RMII:
80 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII;
81 break;
82 case PHY_INTERFACE_MODE_RGMII:
Boon Khai Nge75669d2025-01-17 14:56:25 +080083 case PHY_INTERFACE_MODE_RGMII_ID:
Tom Rinidec7ea02024-05-20 13:35:03 -060084 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
85 break;
86 default:
87 dev_err(dev, "Unsupported PHY mode\n");
88 return -EINVAL;
89 }
90
91 /* Get PHY syscon */
92 ret = dev_read_phandle_with_args(dev, "altr,sysmgr-syscon", NULL,
93 SOCFPGA_XGMAC_SYSCON_ARG_COUNT,
94 0, &args);
95
96 if (ret) {
97 dev_err(dev, "Failed to get syscon: %d\n", ret);
98 return ret;
99 }
100
101 if (args.args_count != SOCFPGA_XGMAC_SYSCON_ARG_COUNT) {
102 dev_err(dev, "Invalid number of syscon args\n");
103 return -EINVAL;
104 }
105
106 reg_map = syscon_node_to_regmap(args.node);
107 if (IS_ERR(reg_map)) {
108 ret = PTR_ERR(reg_map);
109 dev_err(dev, "Failed to get reg_map: %d\n", ret);
110 return ret;
111 }
112
113 range = regmap_get_range(reg_map, 0);
114 if (!range) {
115 dev_err(dev, "Failed to get reg_map: %d\n", ret);
116 return -ENOMEM;
117 }
118
119 xgmac->syscon_phy = range + args.args[0];
120 xgmac->syscon_phy_regshift = args.args[1];
121
122 /* Get Reset Bulk */
123 ret = reset_get_bulk(dev, &xgmac->reset_bulk);
124 if (ret) {
125 dev_err(dev, "Failed to get reset: %d\n", ret);
126 return ret;
127 }
128
129 ret = reset_assert_bulk(&xgmac->reset_bulk);
130 if (ret) {
131 dev_err(dev, "XGMAC failed to assert reset: %d\n", ret);
132 return ret;
133 }
134
135 ret = dwxgmac_socfpga_do_setphy(dev, modereg);
136 if (ret)
137 return ret;
138
139 ret = reset_deassert_bulk(&xgmac->reset_bulk);
140 if (ret) {
141 dev_err(dev, "XGMAC failed to de-assert reset: %d\n", ret);
142 return ret;
143 }
144
145 ret = clk_get_by_name(dev, "stmmaceth", &xgmac->clk_common);
146 if (ret) {
147 pr_err("clk_get_by_name(stmmaceth) failed: %d", ret);
148 goto err_probe;
149 }
150 return 0;
151
152err_probe:
153 debug("%s: returns %d\n", __func__, ret);
154 return ret;
155}
156
157static int xgmac_get_enetaddr_socfpga(struct udevice *dev)
158{
159 struct eth_pdata *pdata = dev_get_plat(dev);
160 struct xgmac_priv *xgmac = dev_get_priv(dev);
161 u32 hi_addr, lo_addr;
162
163 debug("%s(dev=%p):\n", __func__, dev);
164
165 /* Read the MAC Address from the hardawre */
166 hi_addr = readl(&xgmac->mac_regs->address0_high);
167 lo_addr = readl(&xgmac->mac_regs->address0_low);
168
169 pdata->enetaddr[0] = lo_addr & 0xff;
170 pdata->enetaddr[1] = (lo_addr >> 8) & 0xff;
171 pdata->enetaddr[2] = (lo_addr >> 16) & 0xff;
172 pdata->enetaddr[3] = (lo_addr >> 24) & 0xff;
173 pdata->enetaddr[4] = hi_addr & 0xff;
174 pdata->enetaddr[5] = (hi_addr >> 8) & 0xff;
175
176 return !is_valid_ethaddr(pdata->enetaddr);
177}
178
179static int xgmac_start_resets_socfpga(struct udevice *dev)
180{
181 struct xgmac_priv *xgmac = dev_get_priv(dev);
182 int ret;
183
184 debug("%s(dev=%p):\n", __func__, dev);
185
186 ret = reset_assert_bulk(&xgmac->reset_bulk);
187 if (ret < 0) {
188 pr_err("xgmac reset assert failed: %d", ret);
189 return ret;
190 }
191
192 udelay(2);
193
194 ret = reset_deassert_bulk(&xgmac->reset_bulk);
195 if (ret < 0) {
196 pr_err("xgmac reset de-assert failed: %d", ret);
197 return ret;
198 }
199
200 return 0;
201}
202
203static struct xgmac_ops xgmac_socfpga_ops = {
204 .xgmac_inval_desc = xgmac_inval_desc_generic,
205 .xgmac_flush_desc = xgmac_flush_desc_generic,
206 .xgmac_inval_buffer = xgmac_inval_buffer_generic,
207 .xgmac_flush_buffer = xgmac_flush_buffer_generic,
208 .xgmac_probe_resources = xgmac_probe_resources_socfpga,
209 .xgmac_remove_resources = xgmac_null_ops,
210 .xgmac_stop_resets = xgmac_null_ops,
211 .xgmac_start_resets = xgmac_start_resets_socfpga,
212 .xgmac_stop_clks = xgmac_null_ops,
213 .xgmac_start_clks = xgmac_null_ops,
214 .xgmac_calibrate_pads = xgmac_null_ops,
215 .xgmac_disable_calibration = xgmac_null_ops,
216 .xgmac_get_enetaddr = xgmac_get_enetaddr_socfpga,
217};
218
219struct xgmac_config __maybe_unused xgmac_socfpga_config = {
220 .reg_access_always_ok = false,
221 .swr_wait = 50,
222 .config_mac = XGMAC_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
223 .config_mac_mdio = XGMAC_MAC_MDIO_ADDRESS_CR_350_400,
224 .axi_bus_width = XGMAC_AXI_WIDTH_64,
225 .interface = dev_read_phy_mode,
226 .ops = &xgmac_socfpga_ops
227};