Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
| 11 | #define CONFIG_405EP 1 /* this is a PPC405 CPU */ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 12 | #define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */ |
| 13 | |
| 14 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 15 | |
| 16 | /* |
| 17 | * Include common defines/options for all AMCC eval boards |
| 18 | */ |
| 19 | #define CONFIG_HOSTNAME dlvsion-10g |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 20 | #include "amcc-common.h" |
| 21 | |
Dirk Eibach | 9a65957 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 22 | #define CONFIG_BOARD_EARLY_INIT_R |
Dirk Eibach | 6b4b92f | 2012-04-26 03:54:23 +0000 | [diff] [blame] | 23 | #define CONFIG_MISC_INIT_R |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 24 | #define CONFIG_LAST_STAGE_INIT |
| 25 | |
| 26 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 27 | |
| 28 | /* |
| 29 | * Configure PLL |
| 30 | */ |
| 31 | #define PLLMR0_DEFAULT PLLMR0_266_133_66 |
| 32 | #define PLLMR1_DEFAULT PLLMR1_266_133_66 |
| 33 | |
| 34 | /* new uImage format support */ |
Dirk Eibach | 88919ca | 2014-07-03 09:28:26 +0200 | [diff] [blame] | 35 | #define CONFIG_FIT_DISABLE_SHA256 |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 36 | |
| 37 | #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */ |
| 38 | |
| 39 | /* |
| 40 | * Default environment variables |
| 41 | */ |
| 42 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 43 | CONFIG_AMCC_DEF_ENV \ |
| 44 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 45 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 46 | "kernel_addr=fc000000\0" \ |
| 47 | "fdt_addr=fc1e0000\0" \ |
| 48 | "ramdisk_addr=fc200000\0" \ |
| 49 | "" |
| 50 | |
| 51 | #define CONFIG_PHY_ADDR 4 /* PHY address */ |
| 52 | #define CONFIG_HAS_ETH0 |
| 53 | #define CONFIG_HAS_ETH1 |
| 54 | #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */ |
| 55 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ |
| 56 | |
| 57 | /* |
| 58 | * Commands additional to the ones defined in amcc-common.h |
| 59 | */ |
Dirk Eibach | 6b4b92f | 2012-04-26 03:54:23 +0000 | [diff] [blame] | 60 | #define CONFIG_CMD_DTT |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 61 | #undef CONFIG_CMD_EEPROM |
Dirk Eibach | 6dfe681 | 2014-07-03 09:28:25 +0200 | [diff] [blame] | 62 | #undef CONFIG_CMD_IRQ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 63 | |
| 64 | /* |
| 65 | * SDRAM configuration (please see cpu/ppc/sdram.[ch]) |
| 66 | */ |
| 67 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 68 | |
| 69 | /* SDRAM timings used in datasheet */ |
| 70 | #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */ |
| 71 | #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */ |
| 72 | #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */ |
| 73 | #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */ |
| 74 | #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */ |
| 75 | |
| 76 | /* |
| 77 | * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1. |
| 78 | * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31. |
| 79 | * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD. |
| 80 | * The Linux BASE_BAUD define should match this configuration. |
| 81 | * baseBaud = cpuClock/(uartDivisor*16) |
| 82 | * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock, |
| 83 | * set Linux BASE_BAUD to 403200. |
| 84 | */ |
| 85 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 86 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */ |
| 87 | #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */ |
| 88 | #define CONFIG_SYS_BASE_BAUD 691200 |
| 89 | |
| 90 | /* |
| 91 | * I2C stuff |
| 92 | */ |
Dirk Eibach | d9adcd7 | 2014-07-03 09:28:19 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_I2C_PPC4XX |
| 94 | #define CONFIG_SYS_I2C_PPC4XX_CH0 |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 95 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000 |
Dirk Eibach | d9adcd7 | 2014-07-03 09:28:19 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 97 | |
Dirk Eibach | b957743 | 2014-07-03 09:28:18 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_I2C_IHS |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 99 | #define CONFIG_SYS_I2C_IHS_DUAL |
Dirk Eibach | b957743 | 2014-07-03 09:28:18 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_I2C_IHS_CH0 |
| 101 | #define CONFIG_SYS_I2C_IHS_SPEED_0 50000 |
| 102 | #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 103 | #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000 |
| 104 | #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F |
Dirk Eibach | b957743 | 2014-07-03 09:28:18 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_I2C_IHS_CH1 |
| 106 | #define CONFIG_SYS_I2C_IHS_SPEED_1 50000 |
| 107 | #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 108 | #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000 |
| 109 | #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F |
Dirk Eibach | b957743 | 2014-07-03 09:28:18 +0200 | [diff] [blame] | 110 | |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 111 | #define CONFIG_SYS_SPD_BUS_NUM 4 |
Dirk Eibach | b957743 | 2014-07-03 09:28:18 +0200 | [diff] [blame] | 112 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 113 | /* Temp sensor/hwmon/dtt */ |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 114 | #define CONFIG_SYS_DTT_BUS_NUM 4 |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 115 | #define CONFIG_DTT_LM63 1 /* National LM63 */ |
Dirk Eibach | 50477bf | 2012-04-26 03:54:24 +0000 | [diff] [blame] | 116 | #define CONFIG_DTT_SENSORS { 0x4c, 0x4e, 0x18 } /* Sensor addresses */ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 117 | #define CONFIG_DTT_PWM_LOOKUPTABLE \ |
Dirk Eibach | a9e2333 | 2011-10-04 11:13:53 +0200 | [diff] [blame] | 118 | { { 46, 10 }, { 48, 14 }, { 50, 19 }, { 52, 23 },\ |
| 119 | { 54, 27 }, { 56, 31 }, { 58, 36 }, { 60, 40 } } |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 120 | #define CONFIG_DTT_TACH_LIMIT 0xa10 |
| 121 | |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 122 | #define CONFIG_SYS_ICS8N3QV01_I2C {1, 3} |
| 123 | #define CONFIG_SYS_SIL1178_I2C {0, 2} |
| 124 | #define CONFIG_SYS_DP501_I2C {0, 2} |
Dirk Eibach | d9adcd7 | 2014-07-03 09:28:19 +0200 | [diff] [blame] | 125 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 126 | /* EBC peripherals */ |
| 127 | |
| 128 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 |
| 129 | #define CONFIG_SYS_FPGA0_BASE 0x7f100000 |
| 130 | #define CONFIG_SYS_FPGA1_BASE 0x7f200000 |
| 131 | #define CONFIG_SYS_LATCH_BASE 0x7f300000 |
| 132 | |
| 133 | #define CONFIG_SYS_FPGA_BASE(k) \ |
| 134 | (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE) |
| 135 | |
| 136 | #define CONFIG_SYS_FPGA_DONE(k) \ |
| 137 | (k ? 0x2000 : 0x1000) |
| 138 | |
| 139 | #define CONFIG_SYS_FPGA_COUNT 2 |
| 140 | |
Dirk Eibach | 20614a2 | 2013-06-26 16:04:26 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_FPGA_PTR { \ |
| 142 | (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, \ |
| 143 | (struct ihs_fpga *)CONFIG_SYS_FPGA1_BASE } |
| 144 | |
| 145 | #define CONFIG_SYS_FPGA_COMMON |
| 146 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 147 | #define CONFIG_SYS_LATCH0_RESET 0xffff |
| 148 | #define CONFIG_SYS_LATCH0_BOOT 0xffff |
Dirk Eibach | 4761a59 | 2013-08-09 10:52:54 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_LATCH1_RESET 0xffbf |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 150 | #define CONFIG_SYS_LATCH1_BOOT 0xffff |
| 151 | |
Dirk Eibach | a46eb6e | 2011-04-06 13:53:46 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_FPGA_NO_RFL_HI |
| 153 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 154 | /* |
| 155 | * FLASH organization |
| 156 | */ |
| 157 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ |
| 158 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
| 159 | |
| 160 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 161 | |
| 162 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 163 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/ |
| 164 | |
| 165 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */ |
| 166 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */ |
| 167 | |
| 168 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 169 | |
| 170 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */ |
| 171 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */ |
| 172 | |
| 173 | #ifdef CONFIG_ENV_IS_IN_FLASH |
| 174 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
| 175 | #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE) |
| 176 | #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
| 177 | |
| 178 | /* Address and size of Redundant Environment Sector */ |
| 179 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
| 180 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
| 181 | #endif |
| 182 | |
| 183 | /* |
| 184 | * PPC405 GPIO Configuration |
| 185 | */ |
| 186 | #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \ |
| 187 | { \ |
| 188 | /* GPIO Core 0 */ \ |
| 189 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \ |
| 190 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \ |
| 191 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \ |
| 192 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \ |
| 193 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \ |
| 194 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \ |
| 195 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \ |
| 196 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \ |
| 197 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \ |
| 198 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \ |
| 199 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \ |
| 200 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \ |
| 201 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \ |
| 202 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \ |
| 203 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \ |
| 204 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \ |
| 205 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \ |
| 206 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \ |
| 207 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \ |
| 208 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \ |
| 209 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \ |
| 210 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \ |
| 211 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \ |
| 212 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \ |
| 213 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \ |
| 214 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \ |
| 215 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \ |
| 216 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \ |
| 217 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \ |
| 218 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \ |
| 219 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \ |
| 220 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \ |
| 221 | } \ |
| 222 | } |
| 223 | |
| 224 | /* |
| 225 | * Definitions for initial stack pointer and data area (in data cache) |
| 226 | */ |
| 227 | /* use on chip memory (OCM) for temperary stack until sdram is tested */ |
| 228 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 229 | |
| 230 | /* On Chip Memory location */ |
| 231 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 232 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 233 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */ |
York Sun | 515fbb4 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 234 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 235 | |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 236 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
York Sun | 515fbb4 | 2016-04-06 13:22:10 -0700 | [diff] [blame] | 237 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 238 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 239 | |
| 240 | /* |
| 241 | * External Bus Controller (EBC) Setup |
| 242 | */ |
| 243 | |
| 244 | /* Memory Bank 0 (NOR-flash) */ |
| 245 | #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \ |
| 246 | EBC_BXAP_FWT_ENCODE(8) | \ |
| 247 | EBC_BXAP_BWT_ENCODE(7) | \ |
| 248 | EBC_BXAP_BCE_DISABLE | \ |
| 249 | EBC_BXAP_BCT_2TRANS | \ |
| 250 | EBC_BXAP_CSN_ENCODE(0) | \ |
| 251 | EBC_BXAP_OEN_ENCODE(2) | \ |
| 252 | EBC_BXAP_WBN_ENCODE(2) | \ |
| 253 | EBC_BXAP_WBF_ENCODE(2) | \ |
| 254 | EBC_BXAP_TH_ENCODE(4) | \ |
| 255 | EBC_BXAP_RE_DISABLED | \ |
| 256 | EBC_BXAP_SOR_NONDELAYED | \ |
| 257 | EBC_BXAP_BEM_WRITEONLY | \ |
| 258 | EBC_BXAP_PEN_DISABLED) |
| 259 | #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \ |
| 260 | EBC_BXCR_BS_64MB | \ |
| 261 | EBC_BXCR_BU_RW | \ |
| 262 | EBC_BXCR_BW_16BIT) |
| 263 | |
| 264 | /* Memory Bank 1 (FPGA0) */ |
| 265 | #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \ |
| 266 | EBC_BXAP_TWT_ENCODE(5) | \ |
| 267 | EBC_BXAP_BCE_DISABLE | \ |
| 268 | EBC_BXAP_BCT_2TRANS | \ |
| 269 | EBC_BXAP_CSN_ENCODE(0) | \ |
| 270 | EBC_BXAP_OEN_ENCODE(2) | \ |
| 271 | EBC_BXAP_WBN_ENCODE(1) | \ |
| 272 | EBC_BXAP_WBF_ENCODE(1) | \ |
| 273 | EBC_BXAP_TH_ENCODE(0) | \ |
| 274 | EBC_BXAP_RE_DISABLED | \ |
| 275 | EBC_BXAP_SOR_NONDELAYED | \ |
| 276 | EBC_BXAP_BEM_WRITEONLY | \ |
| 277 | EBC_BXAP_PEN_DISABLED) |
| 278 | #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \ |
| 279 | EBC_BXCR_BS_1MB | \ |
| 280 | EBC_BXCR_BU_RW | \ |
| 281 | EBC_BXCR_BW_16BIT) |
| 282 | |
| 283 | /* Memory Bank 2 (FPGA1) */ |
| 284 | #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \ |
| 285 | EBC_BXAP_TWT_ENCODE(6) | \ |
| 286 | EBC_BXAP_BCE_DISABLE | \ |
| 287 | EBC_BXAP_BCT_2TRANS | \ |
| 288 | EBC_BXAP_CSN_ENCODE(0) | \ |
| 289 | EBC_BXAP_OEN_ENCODE(2) | \ |
| 290 | EBC_BXAP_WBN_ENCODE(1) | \ |
| 291 | EBC_BXAP_WBF_ENCODE(1) | \ |
| 292 | EBC_BXAP_TH_ENCODE(0) | \ |
| 293 | EBC_BXAP_RE_DISABLED | \ |
| 294 | EBC_BXAP_SOR_NONDELAYED | \ |
| 295 | EBC_BXAP_BEM_WRITEONLY | \ |
| 296 | EBC_BXAP_PEN_DISABLED) |
| 297 | #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \ |
| 298 | EBC_BXCR_BS_1MB | \ |
| 299 | EBC_BXCR_BU_RW | \ |
| 300 | EBC_BXCR_BW_16BIT) |
| 301 | |
| 302 | /* Memory Bank 3 (Latches) */ |
| 303 | #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \ |
| 304 | EBC_BXAP_FWT_ENCODE(8) | \ |
| 305 | EBC_BXAP_BWT_ENCODE(4) | \ |
| 306 | EBC_BXAP_BCE_DISABLE | \ |
| 307 | EBC_BXAP_BCT_2TRANS | \ |
| 308 | EBC_BXAP_CSN_ENCODE(0) | \ |
| 309 | EBC_BXAP_OEN_ENCODE(1) | \ |
| 310 | EBC_BXAP_WBN_ENCODE(1) | \ |
| 311 | EBC_BXAP_WBF_ENCODE(1) | \ |
| 312 | EBC_BXAP_TH_ENCODE(2) | \ |
| 313 | EBC_BXAP_RE_DISABLED | \ |
| 314 | EBC_BXAP_SOR_NONDELAYED | \ |
| 315 | EBC_BXAP_BEM_WRITEONLY | \ |
| 316 | EBC_BXAP_PEN_DISABLED) |
| 317 | #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \ |
| 318 | EBC_BXCR_BS_1MB | \ |
| 319 | EBC_BXCR_BU_RW | \ |
| 320 | EBC_BXCR_BW_16BIT) |
| 321 | |
| 322 | /* |
| 323 | * OSD Setup |
| 324 | */ |
Dirk Eibach | c0413ee | 2011-04-06 13:53:48 +0200 | [diff] [blame] | 325 | #define CONFIG_SYS_MPC92469AC |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 326 | #define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT |
Dirk Eibach | fbb4e53 | 2015-10-28 11:46:28 +0100 | [diff] [blame] | 327 | #define CONFIG_SYS_DP501_DIFFERENTIAL |
| 328 | #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */ |
Dirk Eibach | 81b3793 | 2011-01-21 09:31:21 +0100 | [diff] [blame] | 329 | |
| 330 | #endif /* __CONFIG_H */ |