blob: 6c74b00cd599a383ae148fbd0bbd0a0861fe6f51 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000020#define CONFIG_PIP405 1 /* ...on a PIP405 board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
wdenkc6097192002-11-03 00:24:07 +000024/***********************************************************
25 * Clock
26 ***********************************************************/
27#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
28
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050029/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050030 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050037/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050038 * Command line configuration.
39 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050040#define CONFIG_CMD_IDE
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050041#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050042#define CONFIG_CMD_IRQ
43#define CONFIG_CMD_EEPROM
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050044#define CONFIG_CMD_REGINFO
45#define CONFIG_CMD_FDC
Simon Glass8706b812016-05-01 11:36:02 -060046#define CONFIG_SCSI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050047#define CONFIG_CMD_SDRAM
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050048#define CONFIG_CMD_SAVES
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050049
wdenkc6097192002-11-03 00:24:07 +000050/**************************************************************
51 * I2C Stuff:
52 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
53 * 0x53.
54 * Caution: on the same bus is the SPD (Serial Presens Detect
55 * EEPROM of the SDRAM
56 * The Atmel EEPROM uses 16Bit addressing.
57 ***************************************************************/
Dirk Eibach42b204f2013-04-25 02:40:01 +000058#define CONFIG_SYS_I2C
59#define CONFIG_SYS_I2C_PPC4XX
60#define CONFIG_SYS_I2C_PPC4XX_CH0
61#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
62#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +000063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
65#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +020066#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020067#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
68#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
wdenkc6097192002-11-03 00:24:07 +000069
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
71#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenkc6097192002-11-03 00:24:07 +000072 /* 64 byte page write mode using*/
73 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +000075
wdenkc6097192002-11-03 00:24:07 +000076/***************************************************************
77 * Definitions for Serial Presence Detect EEPROM address
78 * (to get SDRAM settings)
79 ***************************************************************/
80#define SPD_EEPROM_ADDRESS 0x50
81
David Müller2e165b52011-12-22 13:38:20 +010082#define CONFIG_BOARD_EARLY_INIT_R
83
wdenkc6097192002-11-03 00:24:07 +000084/**************************************************************
85 * Environment definitions
86 **************************************************************/
wdenkc6097192002-11-03 00:24:07 +000087
wdenkc6097192002-11-03 00:24:07 +000088/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk7b4e3472005-08-13 02:04:37 +020089/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
wdenkc6097192002-11-03 00:24:07 +000090
wdenkb02744a2003-04-05 00:53:31 +000091#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenkc6097192002-11-03 00:24:07 +000092#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
93
94#define CONFIG_IPADDR 10.0.0.100
95#define CONFIG_SERVERIP 10.0.0.1
96#define CONFIG_PREBOOT
97/***************************************************************
wdenkc6097192002-11-03 00:24:07 +000098 * defines if an overwrite_console function exists
99 *************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000100/***************************************************************
101 * defines if the overwrite_console should be stored in the
102 * environment
103 **************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000104
105/**************************************************************
106 * loads config
107 *************************************************************/
108#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +0000110
wdenk2c9b05d2003-09-10 22:30:53 +0000111#define CONFIG_MISC_INIT_R
wdenkc6097192002-11-03 00:24:07 +0000112/***********************************************************
113 * Miscellaneous configurable options
114 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500116#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000118#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000120#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
122#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
123#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
126#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000127
Stefan Roese3ddce572010-09-20 16:05:31 +0200128#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200129#define CONFIG_SYS_NS16550_SERIAL
130#define CONFIG_SYS_NS16550_REG_SIZE 1
131#define CONFIG_SYS_NS16550_CLK get_serial_clock()
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
134#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000135
136/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkc6097192002-11-03 00:24:07 +0000138 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
139 57600, 115200, 230400, 460800, 921600 }
140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
142#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000143
wdenkc6097192002-11-03 00:24:07 +0000144/*-----------------------------------------------------------------------
145 * PCI stuff
146 *-----------------------------------------------------------------------
147 */
148#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
149#define PCI_HOST_FORCE 1 /* configure as pci host */
150#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
151
Gabor Juhosb4458732013-05-30 07:06:12 +0000152#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000153#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
wdenkc6097192002-11-03 00:24:07 +0000154 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
156#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
157#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
158#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
159#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
160#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
161#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
162#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000163
164/*-----------------------------------------------------------------------
165 * Start addresses for the final memory configuration
166 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_SDRAM_BASE 0x00000000
170#define CONFIG_SYS_FLASH_BASE 0xFFF80000
171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
172#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
173#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000174
175/*
176 * For booting Linux, the board info and command line data
177 * have to be in the first 8 MB of memory, since this is
178 * the maximum mapped by the Linux kernel during initialization.
179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000181/*-----------------------------------------------------------------------
182 * FLASH organization
183 */
David Müller2e165b52011-12-22 13:38:20 +0100184#define CONFIG_SYS_UPDATE_FLASH_SIZE
185#define CONFIG_SYS_FLASH_PROTECTION
186#define CONFIG_SYS_FLASH_EMPTY_INFO
187
188#define CONFIG_SYS_FLASH_CFI
189#define CONFIG_FLASH_CFI_DRIVER
190
191#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkc6097192002-11-03 00:24:07 +0000192
David Müller2e165b52011-12-22 13:38:20 +0100193#define CONFIG_SYS_MAX_FLASH_BANKS 1
194#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenkc6097192002-11-03 00:24:07 +0000195
wdenkc6097192002-11-03 00:24:07 +0000196/*
197 * Init Memory Controller:
198 */
wdenk2c9b05d2003-09-10 22:30:53 +0000199#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
200#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
201/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
202#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenkc6097192002-11-03 00:24:07 +0000203
wdenkc6097192002-11-03 00:24:07 +0000204/* Configuration Port location */
205#define CONFIG_PORT_ADDR 0xF4000000
206#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
207
wdenkc6097192002-11-03 00:24:07 +0000208/*-----------------------------------------------------------------------
209 * Definitions for initial stack pointer and data area (in On Chip SRAM)
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_TEMP_STACK_OCM 1
212#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
213#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
214#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200215#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200216#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000218
wdenkc6097192002-11-03 00:24:07 +0000219/***********************************************************************
220 * External peripheral base address
221 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenkc6097192002-11-03 00:24:07 +0000223
224/***********************************************************************
225 * Last Stage Init
226 ***********************************************************************/
227#define CONFIG_LAST_STAGE_INIT
228/************************************************************
229 * Ethernet Stuff
230 ***********************************************************/
Ben Warren3a918a62008-10-27 23:50:15 -0700231#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +0000232#define CONFIG_MII 1 /* MII PHY management */
233#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenkc6097192002-11-03 00:24:07 +0000234/************************************************************
235 * RTC
236 ***********************************************************/
237#define CONFIG_RTC_MC146818
238#undef CONFIG_WATCHDOG /* watchdog disabled */
239
240/************************************************************
241 * IDE/ATA stuff
242 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
244#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
247#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
248#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
249#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
250#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
251#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenkc6097192002-11-03 00:24:07 +0000252
253#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
254#undef CONFIG_IDE_LED /* no led for ide supported */
255#define CONFIG_IDE_RESET /* reset for ide supported... */
256#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk2c9b05d2003-09-10 22:30:53 +0000257#define CONFIG_SUPPORT_VFAT
wdenkc6097192002-11-03 00:24:07 +0000258
259/************************************************************
260 * ATAPI support (experimental)
261 ************************************************************/
262#define CONFIG_ATAPI /* enable ATAPI Support */
263
264/************************************************************
265 * SCSI support (experimental) only SYM53C8xx supported
266 ************************************************************/
267#define CONFIG_SCSI_SYM53C8XX
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
269#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
270#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
271#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
wdenkc6097192002-11-03 00:24:07 +0000272
273/************************************************************
274 * Disk-On-Chip configuration
275 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
277#define CONFIG_SYS_DOC_SHORT_TIMEOUT
278#define CONFIG_SYS_DOC_SUPPORT_2000
279#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
wdenkc6097192002-11-03 00:24:07 +0000280
281/************************************************************
282 * DISK Partition support
283 ************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000284
285/************************************************************
wdenkc6097192002-11-03 00:24:07 +0000286 * Video support
287 ************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000288#define CONFIG_VIDEO_LOGO
wdenkc6097192002-11-03 00:24:07 +0000289#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
290
291/************************************************************
292 * USB support
293 ************************************************************/
294#define CONFIG_USB_UHCI
wdenkc6097192002-11-03 00:24:07 +0000295
296/* Enable needed helper functions */
wdenkc6097192002-11-03 00:24:07 +0000297
298/************************************************************
299 * Debug support
300 ************************************************************/
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500301#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000302#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenkc6097192002-11-03 00:24:07 +0000303#endif
304
305/************************************************************
wdenk4ea537d2003-12-07 18:32:37 +0000306 * support BZIP2 compression
307 ************************************************************/
308#define CONFIG_BZIP2 1
309
wdenkc6097192002-11-03 00:24:07 +0000310#endif /* __CONFIG_H */