blob: cf8db2109c138e9e63a540607b261bcfd15141b5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Minkyu Kangb1b24682011-01-24 15:22:23 +09002/*
3 * (C) Copyright 2010 Samsung Electronics
4 * Minkyu Kang <mk7.kang@samsung.com>
Minkyu Kangb1b24682011-01-24 15:22:23 +09005 */
6
7#ifndef __ASM_ARM_ARCH_CLK_H_
8#define __ASM_ARM_ARCH_CLK_H_
9
10#define APLL 0
11#define MPLL 1
12#define EPLL 2
13#define HPLL 3
14#define VPLL 4
Rajeshwari Shinde84112862012-07-03 20:02:58 +000015#define BPLL 5
Rajeshwari Birjeac892d02013-12-26 09:44:21 +053016#define RPLL 6
Ajay Kumar914af872014-09-05 16:53:32 +053017#define SPLL 7
Ajay Kumarf0df9582015-03-04 19:05:24 +053018#define CPLL 8
19#define DPLL 9
20#define IPLL 10
Minkyu Kangb1b24682011-01-24 15:22:23 +090021
Jaehoon Chungd2c83242014-05-16 13:59:50 +090022#define MASK_PRE_RATIO(x) (0xff << ((x << 4) + 8))
23#define MASK_RATIO(x) (0xf << (x << 4))
24#define SET_PRE_RATIO(x, y) ((y & 0xff) << ((x << 4) + 8))
25#define SET_RATIO(x, y) ((y & 0xf) << (x << 4))
26
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000027enum pll_src_bit {
28 EXYNOS_SRC_MPLL = 6,
29 EXYNOS_SRC_EPLL,
30 EXYNOS_SRC_VPLL,
Akshay Saraswatd5072262015-02-04 16:00:01 +053031 EXYNOS542X_SRC_MPLL = 3,
32 EXYNOS542X_SRC_SPLL,
33 EXYNOS542X_SRC_EPLL = 6,
34 EXYNOS542X_SRC_RPLL,
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000035};
36
Minkyu Kangb1b24682011-01-24 15:22:23 +090037unsigned long get_pll_clk(int pllreg);
38unsigned long get_arm_clk(void);
Rajeshwari Shinde1c9412a2012-07-23 21:23:48 +000039unsigned long get_i2c_clk(void);
Minkyu Kangb1b24682011-01-24 15:22:23 +090040unsigned long get_pwm_clk(void);
41unsigned long get_uart_clk(int dev_index);
Jaehoon Chung8788e062012-12-27 22:30:32 +000042unsigned long get_mmc_clk(int dev_index);
Jaehoon Chung9a772212011-05-17 21:19:17 +000043void set_mmc_clk(int dev_index, unsigned int div);
Donghwa Lee77ba1912012-04-05 19:36:12 +000044unsigned long get_lcd_clk(void);
45void set_lcd_clk(void);
46void set_mipi_clk(void);
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053047int set_i2s_clk_source(unsigned int i2s_id);
48int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq,
49 unsigned int i2s_id);
Rajeshwari Shinde392a73a2012-10-25 19:49:29 +000050int set_epll_clk(unsigned long rate);
Hatim RVe6365b62012-11-02 01:15:34 +000051int set_spi_clk(int periph_id, unsigned int rate);
Minkyu Kangb1b24682011-01-24 15:22:23 +090052
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000053/**
54 * get the clk frequency of the required peripheral
55 *
56 * @param peripheral Peripheral id
57 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010058 * Return: frequency of the peripheral clk
Padmavathi Venna37feb7b2013-03-28 04:32:21 +000059 */
60unsigned long clock_get_periph_rate(int peripheral);
61
Minkyu Kangb1b24682011-01-24 15:22:23 +090062#endif