wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001, 2002, 2003 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* ------------------------------------------------------------------------- */ |
| 9 | /* |
| 10 | * Configuration settings for the A-3000 board (Artis Microsystems Inc.). |
| 11 | * http://artismicro.com |
| 12 | */ |
| 13 | |
| 14 | /* ------------------------------------------------------------------------- */ |
| 15 | |
| 16 | /* |
| 17 | * board/config.h - configuration options, board specific |
| 18 | */ |
| 19 | |
| 20 | #ifndef __CONFIG_H |
| 21 | #define __CONFIG_H |
| 22 | |
| 23 | /* |
| 24 | * High Level Configuration Options |
| 25 | * (easy to change) |
| 26 | */ |
| 27 | |
| 28 | #define CONFIG_MPC824X 1 |
| 29 | #define CONFIG_MPC8245 1 |
| 30 | #define CONFIG_A3000 1 |
| 31 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 33 | |
| 34 | #define CONFIG_CONS_INDEX 1 |
| 35 | #define CONFIG_BAUDRATE 9600 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 36 | |
| 37 | #define CONFIG_BOOTDELAY 5 |
| 38 | |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 39 | |
Jon Loeliger | ea240f4 | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 40 | /* |
Jon Loeliger | f5709d1 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 41 | * BOOTP options |
| 42 | */ |
| 43 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 44 | #define CONFIG_BOOTP_BOOTPATH |
| 45 | #define CONFIG_BOOTP_GATEWAY |
| 46 | #define CONFIG_BOOTP_HOSTNAME |
| 47 | |
| 48 | |
| 49 | /* |
Jon Loeliger | ea240f4 | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 50 | * Command line configuration. |
| 51 | */ |
| 52 | #include <config_cmd_default.h> |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 53 | |
| 54 | |
| 55 | /* |
| 56 | * Miscellaneous configurable options |
| 57 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #undef CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 59 | #define CONFIG_SYS_PROMPT "A3000> " /* Monitor Command Prompt */ |
| 60 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 61 | |
| 62 | /* Print Buffer Size |
| 63 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 65 | #define CONFIG_SYS_MAXARGS 8 /* Max number of command args */ |
| 66 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 67 | #define CONFIG_SYS_LOAD_ADDR 0x00400000 /* Default load address */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 68 | |
| 69 | /*----------------------------------------------------------------------- |
| 70 | * PCI stuff |
| 71 | *----------------------------------------------------------------------- |
| 72 | */ |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 73 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
| 74 | #undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 76 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 77 | |
| 78 | /*----------------------------------------------------------------------- |
| 79 | * PCI stuff |
| 80 | *----------------------------------------------------------------------- |
| 81 | */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 82 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 83 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 84 | #undef CONFIG_PCI_PNP |
| 85 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 86 | |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 87 | |
| 88 | /* #define CONFIG_TULIP */ |
| 89 | /* #define CONFIG_EEPRO100 */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 90 | #define CONFIG_NATSEMI |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 91 | |
| 92 | #define PCI_ENET0_IOADDR 0x80000000 |
| 93 | #define PCI_ENET0_MEMADDR 0x80000000 |
| 94 | #define PCI_ENET1_IOADDR 0x81000000 |
| 95 | #define PCI_ENET1_MEMADDR 0x81000000 |
| 96 | #define PCI_ENET2_IOADDR 0x82000000 |
| 97 | #define PCI_ENET2_MEMADDR 0x82000000 |
wdenk | dccbda0 | 2003-07-14 22:13:32 +0000 | [diff] [blame] | 98 | #define PCI_ENET3_IOADDR 0x83000000 |
| 99 | #define PCI_ENET3_MEMADDR 0x83000000 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 100 | |
| 101 | |
| 102 | /*----------------------------------------------------------------------- |
| 103 | * Start addresses for the final memory configuration |
| 104 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank on RCS#0 */ |
| 110 | #define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */ |
| 111 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE0_PRELIM |
| 112 | #define CONFIG_SYS_FLASH_BANKS { CONFIG_SYS_FLASH_BASE0_PRELIM } |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 113 | |
| 114 | /* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the |
| 115 | * reset vector is actually located at FFB00100, but the 8245 |
| 116 | * takes care of us. |
| 117 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_EUMB_ADDR 0xFC000000 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 121 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 124 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */ |
| 127 | #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 128 | |
| 129 | /* Maximum amount of RAM. |
| 130 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_MAX_RAM_SIZE 0x04000000 /* 0 .. 128 MB of (S)DRAM */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 132 | |
| 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE |
| 135 | #undef CONFIG_SYS_RAMBOOT |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 136 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_RAMBOOT |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 138 | #endif |
| 139 | |
| 140 | /* |
| 141 | * NS16550 Configuration |
| 142 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_NS16550 |
| 144 | #define CONFIG_SYS_NS16550_SERIAL |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 145 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 147 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500) |
| 151 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 152 | |
| 153 | /*----------------------------------------------------------------------- |
| 154 | * Definitions for initial stack pointer and data area |
| 155 | */ |
| 156 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 157 | /* #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 161 | |
| 162 | |
| 163 | /* |
| 164 | * Low Level Configuration Settings |
| 165 | * (address mappings, register initial values, etc.) |
| 166 | * You should know what you are doing if you make changes here. |
| 167 | * For the detail description refer to the MPC8240 user's manual. |
| 168 | */ |
| 169 | |
| 170 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_SYS_HZ 1000 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 172 | |
| 173 | /* Bit-field values for MCCR1. |
| 174 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_ROMNAL 7 |
| 176 | #define CONFIG_SYS_ROMFAL 11 |
| 177 | #define CONFIG_SYS_DBUS_SIZE 0x3 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 178 | |
| 179 | /* Bit-field values for MCCR2. |
| 180 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */ |
| 182 | #define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 183 | |
| 184 | /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. |
| 185 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_BSTOPRE 121 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 187 | |
| 188 | /* Bit-field values for MCCR3. |
| 189 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 191 | |
| 192 | /* Bit-field values for MCCR4. |
| 193 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */ |
| 195 | #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */ |
| 196 | #define CONFIG_SYS_ACTORW 3 /* FIXME was 2 */ |
| 197 | #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */ |
| 198 | #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */ |
| 199 | #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1 |
| 200 | #define CONFIG_SYS_EXTROM 1 |
| 201 | #define CONFIG_SYS_REGDIMM 0 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 204 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 206 | |
| 207 | /* Memory bank settings. |
| 208 | * Only bits 20-29 are actually used from these vales to set the |
| 209 | * start/end addresses. The upper two bits will always be 0, and the lower |
| 210 | * 20 bits will be 0x00000 for a start address, or 0xfffff for an end |
| 211 | * address. Refer to the MPC8240 book. |
| 212 | */ |
| 213 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_BANK0_START 0x00000000 |
| 215 | #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1) |
| 216 | #define CONFIG_SYS_BANK0_ENABLE 1 |
| 217 | #define CONFIG_SYS_BANK1_START 0x3ff00000 |
| 218 | #define CONFIG_SYS_BANK1_END 0x3fffffff |
| 219 | #define CONFIG_SYS_BANK1_ENABLE 0 |
| 220 | #define CONFIG_SYS_BANK2_START 0x3ff00000 |
| 221 | #define CONFIG_SYS_BANK2_END 0x3fffffff |
| 222 | #define CONFIG_SYS_BANK2_ENABLE 0 |
| 223 | #define CONFIG_SYS_BANK3_START 0x3ff00000 |
| 224 | #define CONFIG_SYS_BANK3_END 0x3fffffff |
| 225 | #define CONFIG_SYS_BANK3_ENABLE 0 |
| 226 | #define CONFIG_SYS_BANK4_START 0x3ff00000 |
| 227 | #define CONFIG_SYS_BANK4_END 0x3fffffff |
| 228 | #define CONFIG_SYS_BANK4_ENABLE 0 |
| 229 | #define CONFIG_SYS_BANK5_START 0x3ff00000 |
| 230 | #define CONFIG_SYS_BANK5_END 0x3fffffff |
| 231 | #define CONFIG_SYS_BANK5_ENABLE 0 |
| 232 | #define CONFIG_SYS_BANK6_START 0x3ff00000 |
| 233 | #define CONFIG_SYS_BANK6_END 0x3fffffff |
| 234 | #define CONFIG_SYS_BANK6_ENABLE 0 |
| 235 | #define CONFIG_SYS_BANK7_START 0x3ff00000 |
| 236 | #define CONFIG_SYS_BANK7_END 0x3fffffff |
| 237 | #define CONFIG_SYS_BANK7_ENABLE 0 |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 238 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_ODCR 0xff |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 240 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 242 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 243 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 245 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 246 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 248 | #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 249 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 251 | #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 252 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 254 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 255 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 256 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 257 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 258 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 259 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 260 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 261 | |
| 262 | /* |
| 263 | * For booting Linux, the board info and command line data |
| 264 | * have to be in the first 8 MB of memory, since this is |
| 265 | * the maximum mapped by the Linux kernel during initialization. |
| 266 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 268 | |
| 269 | /*----------------------------------------------------------------------- |
| 270 | * FLASH organization |
| 271 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */ |
| 273 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max number of sectors per flash */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 274 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 276 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 277 | |
| 278 | |
| 279 | /* Warining: environment is not EMBEDDED in the U-Boot code. |
| 280 | * It's stored in flash separately. |
| 281 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 282 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 283 | #define CONFIG_ENV_ADDR 0xFFFE0000 |
| 284 | #define CONFIG_ENV_SIZE 0x00020000 /* Size of the Environment */ |
| 285 | #define CONFIG_ENV_SECT_SIZE 0x00020000 /* Size of the Environment Sector */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 286 | |
| 287 | /*----------------------------------------------------------------------- |
| 288 | * Cache Configuration |
| 289 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Jon Loeliger | ea240f4 | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 291 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 292 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 293 | #endif |
| 294 | |
wdenk | 8aeb24e | 2003-06-20 22:36:30 +0000 | [diff] [blame] | 295 | #endif /* __CONFIG_H */ |