blob: 90a21768e92062327db59c2f216146215ea03342 [file] [log] [blame]
wdenk8aeb24e2003-06-20 22:36:30 +00001/*
2 * (C) Copyright 2001, 2002, 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk8aeb24e2003-06-20 22:36:30 +00006 */
7
8/* ------------------------------------------------------------------------- */
9/*
10 * Configuration settings for the A-3000 board (Artis Microsystems Inc.).
11 * http://artismicro.com
12 */
13
14/* ------------------------------------------------------------------------- */
15
16/*
17 * board/config.h - configuration options, board specific
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 * (easy to change)
26 */
27
28#define CONFIG_MPC824X 1
29#define CONFIG_MPC8245 1
30#define CONFIG_A3000 1
31
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020032#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenk8aeb24e2003-06-20 22:36:30 +000033
34#define CONFIG_CONS_INDEX 1
35#define CONFIG_BAUDRATE 9600
wdenk8aeb24e2003-06-20 22:36:30 +000036
37#define CONFIG_BOOTDELAY 5
38
wdenk8aeb24e2003-06-20 22:36:30 +000039
Jon Loeligerea240f42007-07-05 19:13:52 -050040/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050041 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
44#define CONFIG_BOOTP_BOOTPATH
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47
48
49/*
Jon Loeligerea240f42007-07-05 19:13:52 -050050 * Command line configuration.
51 */
52#include <config_cmd_default.h>
wdenk8aeb24e2003-06-20 22:36:30 +000053
54
55/*
56 * Miscellaneous configurable options
57 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#undef CONFIG_SYS_LONGHELP /* undef to save memory */
59#define CONFIG_SYS_PROMPT "A3000> " /* Monitor Command Prompt */
60#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk8aeb24e2003-06-20 22:36:30 +000061
62/* Print Buffer Size
63 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
65#define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
66#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
67#define CONFIG_SYS_LOAD_ADDR 0x00400000 /* Default load address */
wdenk8aeb24e2003-06-20 22:36:30 +000068
69/*-----------------------------------------------------------------------
70 * PCI stuff
71 *-----------------------------------------------------------------------
72 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010073#define CONFIG_HARD_I2C 1 /* To enable I2C support */
74#undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
76#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk8aeb24e2003-06-20 22:36:30 +000077
78/*-----------------------------------------------------------------------
79 * PCI stuff
80 *-----------------------------------------------------------------------
81 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020082#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +000083#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denka1be4762008-05-20 16:00:29 +020084#undef CONFIG_PCI_PNP
85#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk8aeb24e2003-06-20 22:36:30 +000086
wdenk8aeb24e2003-06-20 22:36:30 +000087
88/* #define CONFIG_TULIP */
89/* #define CONFIG_EEPRO100 */
wdenk57b2d802003-06-27 21:31:46 +000090#define CONFIG_NATSEMI
wdenk8aeb24e2003-06-20 22:36:30 +000091
92#define PCI_ENET0_IOADDR 0x80000000
93#define PCI_ENET0_MEMADDR 0x80000000
94#define PCI_ENET1_IOADDR 0x81000000
95#define PCI_ENET1_MEMADDR 0x81000000
96#define PCI_ENET2_IOADDR 0x82000000
97#define PCI_ENET2_MEMADDR 0x82000000
wdenkdccbda02003-07-14 22:13:32 +000098#define PCI_ENET3_IOADDR 0x83000000
99#define PCI_ENET3_MEMADDR 0x83000000
wdenk8aeb24e2003-06-20 22:36:30 +0000100
101
102/*-----------------------------------------------------------------------
103 * Start addresses for the final memory configuration
104 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk8aeb24e2003-06-20 22:36:30 +0000106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenk8aeb24e2003-06-20 22:36:30 +0000108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank on RCS#0 */
110#define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */
111#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE0_PRELIM
112#define CONFIG_SYS_FLASH_BANKS { CONFIG_SYS_FLASH_BASE0_PRELIM }
wdenk8aeb24e2003-06-20 22:36:30 +0000113
114/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
115 * reset vector is actually located at FFB00100, but the 8245
116 * takes care of us.
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenk8aeb24e2003-06-20 22:36:30 +0000119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenk8aeb24e2003-06-20 22:36:30 +0000121
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200122#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
124#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk8aeb24e2003-06-20 22:36:30 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
127#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenk8aeb24e2003-06-20 22:36:30 +0000128
129 /* Maximum amount of RAM.
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MAX_RAM_SIZE 0x04000000 /* 0 .. 128 MB of (S)DRAM */
wdenk8aeb24e2003-06-20 22:36:30 +0000132
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
135#undef CONFIG_SYS_RAMBOOT
wdenk8aeb24e2003-06-20 22:36:30 +0000136#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_RAMBOOT
wdenk8aeb24e2003-06-20 22:36:30 +0000138#endif
139
140/*
141 * NS16550 Configuration
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_NS16550
144#define CONFIG_SYS_NS16550_SERIAL
wdenk8aeb24e2003-06-20 22:36:30 +0000145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk8aeb24e2003-06-20 22:36:30 +0000147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk8aeb24e2003-06-20 22:36:30 +0000149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
151#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenk8aeb24e2003-06-20 22:36:30 +0000152
153/*-----------------------------------------------------------------------
154 * Definitions for initial stack pointer and data area
155 */
156
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200157/* #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200159#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200160#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk8aeb24e2003-06-20 22:36:30 +0000161
162
163/*
164 * Low Level Configuration Settings
165 * (address mappings, register initial values, etc.)
166 * You should know what you are doing if you make changes here.
167 * For the detail description refer to the MPC8240 user's manual.
168 */
169
170#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_HZ 1000
wdenk8aeb24e2003-06-20 22:36:30 +0000172
173 /* Bit-field values for MCCR1.
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_ROMNAL 7
176#define CONFIG_SYS_ROMFAL 11
177#define CONFIG_SYS_DBUS_SIZE 0x3
wdenk8aeb24e2003-06-20 22:36:30 +0000178
179 /* Bit-field values for MCCR2.
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
182#define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
wdenk8aeb24e2003-06-20 22:36:30 +0000183
184 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_BSTOPRE 121
wdenk8aeb24e2003-06-20 22:36:30 +0000187
188 /* Bit-field values for MCCR3.
189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
wdenk8aeb24e2003-06-20 22:36:30 +0000191
192 /* Bit-field values for MCCR4.
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */
195#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
196#define CONFIG_SYS_ACTORW 3 /* FIXME was 2 */
197#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
198#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
199#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
200#define CONFIG_SYS_EXTROM 1
201#define CONFIG_SYS_REGDIMM 0
wdenk8aeb24e2003-06-20 22:36:30 +0000202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
wdenk8aeb24e2003-06-20 22:36:30 +0000204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
wdenk8aeb24e2003-06-20 22:36:30 +0000206
207/* Memory bank settings.
208 * Only bits 20-29 are actually used from these vales to set the
209 * start/end addresses. The upper two bits will always be 0, and the lower
210 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
211 * address. Refer to the MPC8240 book.
212 */
213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_BANK0_START 0x00000000
215#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
216#define CONFIG_SYS_BANK0_ENABLE 1
217#define CONFIG_SYS_BANK1_START 0x3ff00000
218#define CONFIG_SYS_BANK1_END 0x3fffffff
219#define CONFIG_SYS_BANK1_ENABLE 0
220#define CONFIG_SYS_BANK2_START 0x3ff00000
221#define CONFIG_SYS_BANK2_END 0x3fffffff
222#define CONFIG_SYS_BANK2_ENABLE 0
223#define CONFIG_SYS_BANK3_START 0x3ff00000
224#define CONFIG_SYS_BANK3_END 0x3fffffff
225#define CONFIG_SYS_BANK3_ENABLE 0
226#define CONFIG_SYS_BANK4_START 0x3ff00000
227#define CONFIG_SYS_BANK4_END 0x3fffffff
228#define CONFIG_SYS_BANK4_ENABLE 0
229#define CONFIG_SYS_BANK5_START 0x3ff00000
230#define CONFIG_SYS_BANK5_END 0x3fffffff
231#define CONFIG_SYS_BANK5_ENABLE 0
232#define CONFIG_SYS_BANK6_START 0x3ff00000
233#define CONFIG_SYS_BANK6_END 0x3fffffff
234#define CONFIG_SYS_BANK6_ENABLE 0
235#define CONFIG_SYS_BANK7_START 0x3ff00000
236#define CONFIG_SYS_BANK7_END 0x3fffffff
237#define CONFIG_SYS_BANK7_ENABLE 0
wdenk8aeb24e2003-06-20 22:36:30 +0000238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_ODCR 0xff
wdenk8aeb24e2003-06-20 22:36:30 +0000240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
242#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk8aeb24e2003-06-20 22:36:30 +0000243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
245#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenk8aeb24e2003-06-20 22:36:30 +0000246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
248#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk8aeb24e2003-06-20 22:36:30 +0000249
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
251#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk8aeb24e2003-06-20 22:36:30 +0000252
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
254#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
255#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
256#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
257#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
258#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
259#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
260#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenk8aeb24e2003-06-20 22:36:30 +0000261
262/*
263 * For booting Linux, the board info and command line data
264 * have to be in the first 8 MB of memory, since this is
265 * the maximum mapped by the Linux kernel during initialization.
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk8aeb24e2003-06-20 22:36:30 +0000268
269/*-----------------------------------------------------------------------
270 * FLASH organization
271 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
273#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max number of sectors per flash */
wdenk8aeb24e2003-06-20 22:36:30 +0000274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
276#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk8aeb24e2003-06-20 22:36:30 +0000277
278
279 /* Warining: environment is not EMBEDDED in the U-Boot code.
280 * It's stored in flash separately.
281 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200282#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200283#define CONFIG_ENV_ADDR 0xFFFE0000
284#define CONFIG_ENV_SIZE 0x00020000 /* Size of the Environment */
285#define CONFIG_ENV_SECT_SIZE 0x00020000 /* Size of the Environment Sector */
wdenk8aeb24e2003-06-20 22:36:30 +0000286
287/*-----------------------------------------------------------------------
288 * Cache Configuration
289 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeligerea240f42007-07-05 19:13:52 -0500291#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk8aeb24e2003-06-20 22:36:30 +0000293#endif
294
wdenk8aeb24e2003-06-20 22:36:30 +0000295#endif /* __CONFIG_H */