blob: d1b2ea8023ddfa3fae9eb3f39c3b39b94e0cdc98 [file] [log] [blame]
Minkyu Kangb1b24682011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 *
20 */
21
Chander Kashyap4131a772011-12-06 23:34:12 +000022#ifndef _EXYNOS4_CPU_H
23#define _EXYNOS4_CPU_H
Minkyu Kangb1b24682011-01-24 15:22:23 +090024
Chander Kashyap34076a02012-02-05 23:01:46 +000025#define DEVICE_NOT_AVAILABLE 0
26
Minkyu Kangf92e88e2012-04-26 15:48:32 +090027#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap4131a772011-12-06 23:34:12 +000028#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kangb1b24682011-01-24 15:22:23 +090029
Chander Kashyap4131a772011-12-06 23:34:12 +000030/* EXYNOS4 */
31#define EXYNOS4_GPIO_PART3_BASE 0x03860000
32#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee09552712012-04-05 19:36:10 +000033#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap4131a772011-12-06 23:34:12 +000034#define EXYNOS4_POWER_BASE 0x10020000
35#define EXYNOS4_SWRESET 0x10020400
36#define EXYNOS4_CLOCK_BASE 0x10030000
37#define EXYNOS4_SYSTIMER_BASE 0x10050000
38#define EXYNOS4_WATCHDOG_BASE 0x10060000
39#define EXYNOS4_MIU_BASE 0x10600000
40#define EXYNOS4_DMC0_BASE 0x10400000
41#define EXYNOS4_DMC1_BASE 0x10410000
42#define EXYNOS4_GPIO_PART2_BASE 0x11000000
43#define EXYNOS4_GPIO_PART1_BASE 0x11400000
44#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee09552712012-04-05 19:36:10 +000045#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap4131a772011-12-06 23:34:12 +000046#define EXYNOS4_USBOTG_BASE 0x12480000
47#define EXYNOS4_MMC_BASE 0x12510000
48#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053049#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap4131a772011-12-06 23:34:12 +000050#define EXYNOS4_USBPHY_BASE 0x125B0000
51#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000052#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap4131a772011-12-06 23:34:12 +000053#define EXYNOS4_ADC_BASE 0x13910000
Hatim RVd22fe022012-11-02 01:15:35 +000054#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap4131a772011-12-06 23:34:12 +000055#define EXYNOS4_PWMTIMER_BASE 0x139D0000
56#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap34076a02012-02-05 23:01:46 +000057#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000058#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap34076a02012-02-05 23:01:46 +000059
60#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Lee33fd8142012-07-02 01:15:59 +000061#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RVd22fe022012-11-02 01:15:35 +000062#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap34076a02012-02-05 23:01:46 +000063
64/* EXYNOS5 */
Rajeshwari Shinde2535e912012-07-23 21:23:50 +000065#define EXYNOS5_I2C_SPACING 0x10000
66
Chander Kashyap34076a02012-02-05 23:01:46 +000067#define EXYNOS5_GPIO_PART4_BASE 0x03860000
68#define EXYNOS5_PRO_ID 0x10000000
69#define EXYNOS5_CLOCK_BASE 0x10010000
70#define EXYNOS5_POWER_BASE 0x10040000
71#define EXYNOS5_SWRESET 0x10040400
72#define EXYNOS5_SYSREG_BASE 0x10050000
73#define EXYNOS5_WATCHDOG_BASE 0x101D0000
74#define EXYNOS5_DMC_PHY0_BASE 0x10C00000
75#define EXYNOS5_DMC_PHY1_BASE 0x10C10000
76#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
77#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
78#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee09552712012-04-05 19:36:10 +000079#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053080#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde0f91f132012-05-14 05:52:04 +000081#define EXYNOS5_USBPHY_BASE 0x12130000
82#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap34076a02012-02-05 23:01:46 +000083#define EXYNOS5_MMC_BASE 0x12200000
84#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap34076a02012-02-05 23:01:46 +000085#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000086#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RVd22fe022012-11-02 01:15:35 +000087#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000088#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap34076a02012-02-05 23:01:46 +000089#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RVd22fe022012-11-02 01:15:35 +000090#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Chander Kashyap34076a02012-02-05 23:01:46 +000091#define EXYNOS5_GPIO_PART2_BASE 0x13400000
92#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Lee33fd8142012-07-02 01:15:59 +000093#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap34076a02012-02-05 23:01:46 +000094
95#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
96#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kangb1b24682011-01-24 15:22:23 +090097
98#ifndef __ASSEMBLY__
99#include <asm/io.h>
100/* CPU detection macros */
101extern unsigned int s5p_cpu_id;
Minkyu Kang13398722011-05-16 19:45:54 +0900102extern unsigned int s5p_cpu_rev;
103
104static inline int s5p_get_cpu_rev(void)
105{
106 return s5p_cpu_rev;
107}
Minkyu Kangb1b24682011-01-24 15:22:23 +0900108
109static inline void s5p_set_cpu_id(void)
110{
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900111 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kangb1b24682011-01-24 15:22:23 +0900112
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900113 switch (pro_id) {
114 case 0x200:
115 /* Exynos4210 EVT0 */
116 s5p_cpu_id = 0x4210;
Minkyu Kang13398722011-05-16 19:45:54 +0900117 s5p_cpu_rev = 0;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900118 break;
119 case 0x210:
120 /* Exynos4210 EVT1 */
121 s5p_cpu_id = 0x4210;
122 break;
123 case 0x412:
124 /* Exynos4412 */
125 s5p_cpu_id = 0x4412;
126 break;
127 case 0x520:
128 /* Exynos5250 */
129 s5p_cpu_id = 0x5250;
130 break;
Minkyu Kang13398722011-05-16 19:45:54 +0900131 }
Minkyu Kangb1b24682011-01-24 15:22:23 +0900132}
133
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900134static inline char *s5p_get_cpu_name(void)
135{
136 return EXYNOS_CPU_NAME;
137}
138
Minkyu Kangb1b24682011-01-24 15:22:23 +0900139#define IS_SAMSUNG_TYPE(type, id) \
140static inline int cpu_is_##type(void) \
141{ \
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900142 return (s5p_cpu_id >> 12) == id; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900143}
144
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900145IS_SAMSUNG_TYPE(exynos4, 0x4)
146IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900147
Minkyu Kangc2797272012-10-15 03:06:32 +0000148#define IS_EXYNOS_TYPE(type, id) \
149static inline int proid_is_##type(void) \
150{ \
151 return s5p_cpu_id == id; \
152}
153
154IS_EXYNOS_TYPE(exynos4210, 0x4210)
155IS_EXYNOS_TYPE(exynos5250, 0x5250)
156
Minkyu Kangb1b24682011-01-24 15:22:23 +0900157#define SAMSUNG_BASE(device, base) \
158static inline unsigned int samsung_get_base_##device(void) \
159{ \
Chander Kashyap4131a772011-12-06 23:34:12 +0000160 if (cpu_is_exynos4()) \
161 return EXYNOS4_##base; \
Chander Kashyap34076a02012-02-05 23:01:46 +0000162 else if (cpu_is_exynos5()) \
163 return EXYNOS5_##base; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900164 else \
165 return 0; \
166}
167
168SAMSUNG_BASE(adc, ADC_BASE)
169SAMSUNG_BASE(clock, CLOCK_BASE)
Donghwa Lee33fd8142012-07-02 01:15:59 +0000170SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000171SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900172SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000173SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000174SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000175SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900176SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
177SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
178SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap34076a02012-02-05 23:01:46 +0000179SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900180SAMSUNG_BASE(pro_id, PRO_ID)
181SAMSUNG_BASE(mmc, MMC_BASE)
182SAMSUNG_BASE(modem, MODEM_BASE)
183SAMSUNG_BASE(sromc, SROMC_BASE)
184SAMSUNG_BASE(swreset, SWRESET)
185SAMSUNG_BASE(timer, PWMTIMER_BASE)
186SAMSUNG_BASE(uart, UART_BASE)
187SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530188SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900189SAMSUNG_BASE(usb_otg, USBOTG_BASE)
190SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kimb3717272012-01-16 21:13:04 +0000191SAMSUNG_BASE(power, POWER_BASE)
Hatim RVd22fe022012-11-02 01:15:35 +0000192SAMSUNG_BASE(spi, SPI_BASE)
193SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900194#endif
195
Chander Kashyap4131a772011-12-06 23:34:12 +0000196#endif /* _EXYNOS4_CPU_H */