blob: 3ac4cb7643db96501bae1ab1932a8c87dd038657 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hueee86ff2015-10-26 19:47:52 +08002/*
3 * Copyright 2015 Freescale Semiconductor
Mingkai Hueee86ff2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043ARDB_H__
7#define __LS1043ARDB_H__
8
9#include "ls1043a_common.h"
10
Mingkai Hueee86ff2015-10-26 19:47:52 +080011#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Hueee86ff2015-10-26 19:47:52 +080012
Mingkai Hueee86ff2015-10-26 19:47:52 +080013/* Physical Memory Map */
Mingkai Hueee86ff2015-10-26 19:47:52 +080014
15#define CONFIG_SYS_SPD_BUS_NUM 0
16
Hou Zhiqianga43c3ac2017-02-06 11:29:00 +080017#ifndef CONFIG_SPL
Mingkai Hueee86ff2015-10-26 19:47:52 +080018#define CONFIG_SYS_DDR_RAW_TIMING
Mingkai Hueee86ff2015-10-26 19:47:52 +080019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
York Sun9a577292017-09-28 08:42:13 -070020#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +080021
Gong Qianyuf671f6c2015-10-26 19:47:56 +080022#ifdef CONFIG_SD_BOOT
York Sunf7eed6b2017-09-28 08:42:16 -070023#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
York Sunf7eed6b2017-09-28 08:42:16 -070024#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x500
25#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 30
Gong Qianyuf671f6c2015-10-26 19:47:56 +080026#endif
27
Mingkai Hueee86ff2015-10-26 19:47:52 +080028/*
29 * NOR Flash Definitions
30 */
31#define CONFIG_SYS_NOR_CSPR_EXT (0x0)
32#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
33#define CONFIG_SYS_NOR_CSPR \
34 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
35 CSPR_PORT_SIZE_16 | \
36 CSPR_MSEL_NOR | \
37 CSPR_V)
38
39/* NOR Flash Timing Params */
40#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
41 CSOR_NOR_TRHZ_80)
42#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
43 FTIM0_NOR_TEADC(0x1) | \
44 FTIM0_NOR_TAVDS(0x0) | \
45 FTIM0_NOR_TEAHC(0xc))
46#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
47 FTIM1_NOR_TRAD_NOR(0xb) | \
48 FTIM1_NOR_TSEQRAD_NOR(0x9))
49#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
50 FTIM2_NOR_TCH(0x4) | \
51 FTIM2_NOR_TWPH(0x8) | \
52 FTIM2_NOR_TWP(0x10))
53#define CONFIG_SYS_NOR_FTIM3 0
54#define CONFIG_SYS_IFC_CCR 0x01000000
55
Mingkai Hueee86ff2015-10-26 19:47:52 +080056#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
57#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
58#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
59
60#define CONFIG_SYS_FLASH_EMPTY_INFO
61#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
62
Mingkai Hueee86ff2015-10-26 19:47:52 +080063#define CONFIG_SYS_WRITE_SWAPPED_DATA
64
65/*
66 * NAND Flash Definitions
67 */
Mingkai Hueee86ff2015-10-26 19:47:52 +080068
69#define CONFIG_SYS_NAND_BASE 0x7e800000
70#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
71
72#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
73#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
74 | CSPR_PORT_SIZE_8 \
75 | CSPR_MSEL_NAND \
76 | CSPR_V)
77#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
78#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
79 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
80 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
81 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
82 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
83 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
84 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
85
Mingkai Hueee86ff2015-10-26 19:47:52 +080086#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
87 FTIM0_NAND_TWP(0x18) | \
88 FTIM0_NAND_TWCHT(0x7) | \
89 FTIM0_NAND_TWH(0xa))
90#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
91 FTIM1_NAND_TWBE(0x39) | \
92 FTIM1_NAND_TRR(0xe) | \
93 FTIM1_NAND_TRP(0x18))
94#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
95 FTIM2_NAND_TREH(0xa) | \
96 FTIM2_NAND_TWHRE(0x1e))
97#define CONFIG_SYS_NAND_FTIM3 0x0
98
99#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
100#define CONFIG_SYS_MAX_NAND_DEVICE 1
101#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800102
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800103#ifdef CONFIG_NAND_BOOT
104#define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
Ruchika Guptaba688752017-04-17 18:07:18 +0530105#define CONFIG_SYS_NAND_U_BOOT_SIZE (1024 << 10)
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800106#endif
107
Mingkai Hueee86ff2015-10-26 19:47:52 +0800108/*
109 * CPLD
110 */
111#define CONFIG_SYS_CPLD_BASE 0x7fb00000
112#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
113
114#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
115#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
116 CSPR_PORT_SIZE_8 | \
117 CSPR_MSEL_GPCM | \
118 CSPR_V)
119#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
120#define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
121 CSOR_NOR_NOR_MODE_AVD_NOR | \
122 CSOR_NOR_TRHZ_80)
123
124/* CPLD Timing parameters for IFC GPCM */
125#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
126 FTIM0_GPCM_TEADC(0xf) | \
127 FTIM0_GPCM_TEAHC(0xf))
128#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
129 FTIM1_GPCM_TRAD(0x3f))
130#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
131 FTIM2_GPCM_TCH(0xf) | \
132 FTIM2_GPCM_TWP(0xff))
133#define CONFIG_SYS_CPLD_FTIM3 0x0
134
135/* IFC Timing Params */
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000136#ifdef CONFIG_TFABOOT
137#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
138#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
139#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
140#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
141#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
142#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
143#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
144#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
145
146#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
147#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
148#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
149#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
150#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
151#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
152#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
153#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
154#else
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800155#ifdef CONFIG_NAND_BOOT
156#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
157#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
158#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
159#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
160#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
161#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
162#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
163#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
164
165#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
166#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
167#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
168#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
169#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
170#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
171#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
172#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
173#else
Mingkai Hueee86ff2015-10-26 19:47:52 +0800174#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
175#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
176#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
177#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
178#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
179#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
180#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
181#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
182
183#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
184#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
185#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
186#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
187#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
188#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
189#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
190#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800191#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000192#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800193
194#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
195#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
196#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
197#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
198#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
199#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
200#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
201#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
202
203/* EEPROM */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530204#ifndef SPL_NO_EEPROM
Mingkai Hueee86ff2015-10-26 19:47:52 +0800205#define CONFIG_SYS_I2C_EEPROM_NXID
206#define CONFIG_SYS_EEPROM_BUS_NUM 0
Sumit Garg2a2857b2017-03-30 09:52:38 +0530207#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800208
209/*
210 * Environment
211 */
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800212
Shaohui Xie04643262015-10-26 19:47:54 +0800213/* FMan */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530214#ifndef SPL_NO_FMAN
York Sun5f0580c2017-04-25 08:39:52 -0700215#define AQR105_IRQ_MASK 0x40000000
216
York Sun5f0580c2017-04-25 08:39:52 -0700217#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800218#define RGMII_PHY1_ADDR 0x1
219#define RGMII_PHY2_ADDR 0x2
220
221#define QSGMII_PORT1_PHY_ADDR 0x4
222#define QSGMII_PORT2_PHY_ADDR 0x5
223#define QSGMII_PORT3_PHY_ADDR 0x6
224#define QSGMII_PORT4_PHY_ADDR 0x7
225
226#define FM1_10GEC1_PHY_ADDR 0x1
Shaohui Xie04643262015-10-26 19:47:54 +0800227#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530228#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800229
Po Liu2271aa12016-05-18 10:09:38 +0800230/* SATA */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530231#ifndef SPL_NO_SATA
Po Liu2271aa12016-05-18 10:09:38 +0800232#define SCSI_VEND_ID 0x1b4b
233#define SCSI_DEV_ID 0x9170
234#define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
Sumit Garg2a2857b2017-03-30 09:52:38 +0530235#endif
Po Liu2271aa12016-05-18 10:09:38 +0800236
Aneesh Bansalb3e98202015-12-08 13:54:29 +0530237#include <asm/fsl_secure_boot.h>
238
Mingkai Hueee86ff2015-10-26 19:47:52 +0800239#endif /* __LS1043ARDB_H__ */