blob: 2933de0f3048c7c10fadcea74606c97882d65dec [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Eibachf74a0272014-11-13 19:21:18 +01002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
6 * Authors: Nick.Spence@freescale.com
7 * Wilson.Lo@freescale.com
8 * scottwood@freescale.com
9 *
10 * This files is mostly identical to the original from
11 * board\freescale\mpc8315erdb\sdram.c
Dirk Eibachf74a0272014-11-13 19:21:18 +010012 */
13
Mario Six04861382019-03-29 10:18:09 +010014#ifndef CONFIG_MPC83XX_SDRAM
15
Tom Rini96349822024-04-30 20:41:52 -060016#include <config.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070017#include <init.h>
Dirk Eibachf74a0272014-11-13 19:21:18 +010018#include <mpc83xx.h>
19#include <spd_sdram.h>
20
21#include <asm/bitops.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060022#include <asm/global_data.h>
Dirk Eibachf74a0272014-11-13 19:21:18 +010023#include <asm/io.h>
24
25#include <asm/processor.h>
26
27DECLARE_GLOBAL_DATA_PTR;
28
29/* Fixed sdram init -- doesn't use serial presence detect.
30 *
31 * This is useful for faster booting in configs where the RAM is unlikely
32 * to be changed, or for things like NAND booting where space is tight.
33 */
34static long fixed_sdram(void)
35{
36 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Tom Rinibb4dd962022-11-16 13:10:37 -050037 u32 msize = CFG_SYS_SDRAM_SIZE;
Dirk Eibachf74a0272014-11-13 19:21:18 +010038 u32 msize_log2 = __ilog2(msize);
39
40 out_be32(&im->sysconf.ddrlaw[0].bar,
Tom Rinibb4dd962022-11-16 13:10:37 -050041 CFG_SYS_SDRAM_BASE & 0xfffff000);
Dirk Eibachf74a0272014-11-13 19:21:18 +010042 out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
Tom Rini6a5dccc2022-11-16 13:10:41 -050043 out_be32(&im->sysconf.ddrcdr, CFG_SYS_DDRCDR_VALUE);
Dirk Eibachf74a0272014-11-13 19:21:18 +010044
45 out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
Tom Rini6a5dccc2022-11-16 13:10:41 -050046 out_be32(&im->ddr.cs_config[0], CFG_SYS_DDR_CS0_CONFIG);
Dirk Eibachf74a0272014-11-13 19:21:18 +010047
48 /* Currently we use only one CS, so disable the other bank. */
49 out_be32(&im->ddr.cs_config[1], 0);
50
Tom Rini6a5dccc2022-11-16 13:10:41 -050051 out_be32(&im->ddr.sdram_clk_cntl, CFG_SYS_DDR_SDRAM_CLK_CNTL);
52 out_be32(&im->ddr.timing_cfg_3, CFG_SYS_DDR_TIMING_3);
53 out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1);
54 out_be32(&im->ddr.timing_cfg_2, CFG_SYS_DDR_TIMING_2);
55 out_be32(&im->ddr.timing_cfg_0, CFG_SYS_DDR_TIMING_0);
Dirk Eibachf74a0272014-11-13 19:21:18 +010056
Tom Rini6a5dccc2022-11-16 13:10:41 -050057 out_be32(&im->ddr.sdram_cfg, CFG_SYS_DDR_SDRAM_CFG);
58 out_be32(&im->ddr.sdram_cfg2, CFG_SYS_DDR_SDRAM_CFG2);
59 out_be32(&im->ddr.sdram_mode, CFG_SYS_DDR_MODE);
60 out_be32(&im->ddr.sdram_mode2, CFG_SYS_DDR_MODE2);
Dirk Eibachf74a0272014-11-13 19:21:18 +010061
Tom Rini6a5dccc2022-11-16 13:10:41 -050062 out_be32(&im->ddr.sdram_interval, CFG_SYS_DDR_INTERVAL);
Dirk Eibachf74a0272014-11-13 19:21:18 +010063 sync();
64
65 /* enable DDR controller */
66 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
67 sync();
68
Tom Rinibb4dd962022-11-16 13:10:37 -050069 return get_ram_size(CFG_SYS_SDRAM_BASE, msize);
Dirk Eibachf74a0272014-11-13 19:21:18 +010070}
71
Simon Glassd35f3382017-04-06 12:47:05 -060072int dram_init(void)
Dirk Eibachf74a0272014-11-13 19:21:18 +010073{
74 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
75 u32 msize;
76
77 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060078 return -ENXIO;
Dirk Eibachf74a0272014-11-13 19:21:18 +010079
80 /* DDR SDRAM */
81 msize = fixed_sdram();
82
83 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -060084 gd->ram_size = msize;
85
86 return 0;
Dirk Eibachf74a0272014-11-13 19:21:18 +010087}
Mario Six04861382019-03-29 10:18:09 +010088
89#endif /* !CONFIG_MPC83XX_SDRAM */