blob: c95325e162d19aa67529a0191875ee3d249979a8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Camelia Groza0d2518e2023-07-11 15:49:20 +03004 * Copyright 2020-2023 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Tom Rini61cf5522022-12-04 10:04:11 -050015#define CFG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080016
17#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080018#ifndef CONFIG_SDCARD
Tom Riniaac81492022-12-04 10:13:40 -050019#define CFG_RESET_VECTOR_ADDRESS 0xfffffffc
Chunhe Lan66cba6b2015-03-20 17:08:54 +080020#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080021#define RESET_VECTOR_OFFSET 0x27FFC
22#define BOOT_PAGE_OFFSET 0x27000
23
24#ifdef CONFIG_SDCARD
Tom Riniaac81492022-12-04 10:13:40 -050025#define CFG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050026#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
27#define CFG_SYS_MMC_U_BOOT_DST 0x00200000
28#define CFG_SYS_MMC_U_BOOT_START 0x00200000
29#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080030#endif
31
Chunhe Lan66cba6b2015-03-20 17:08:54 +080032#endif
33#endif /* CONFIG_RAMBOOT_PBL */
34
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080035/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080036
Tom Riniaac81492022-12-04 10:13:40 -050037#ifndef CFG_RESET_VECTOR_ADDRESS
38#define CFG_RESET_VECTOR_ADDRESS 0xeffffffc
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080039#endif
40
Tom Rini0a2bac72022-11-16 13:10:29 -050041#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080042
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080043/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080044 * Config the L3 Cache as L3 SRAM
45 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050046#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050047#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080048
Tom Rini6a5dccc2022-11-16 13:10:41 -050049#define CFG_SYS_DCSRBAR 0xf0000000
50#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080051
52/*
53 * DDR Setup
54 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050055#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
56#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080057
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080058/*
59 * IFC Definitions
60 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050061#define CFG_SYS_FLASH_BASE 0xe0000000
62#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080063
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080064/* define to use L1 as initial stack */
Tom Rini6a5dccc2022-11-16 13:10:41 -050065#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
66#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
67#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080068/* The assembler doesn't like typecast */
Tom Rini6a5dccc2022-11-16 13:10:41 -050069#define CFG_SYS_INIT_RAM_ADDR_PHYS \
70 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
71 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
72#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080073
Tom Rini6a5dccc2022-11-16 13:10:41 -050074#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080075
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080076/* Serial Port - controlled on board with jumper J8
77 * open - index 2
78 * shorted - index 1
79 */
Camelia Groza0d2518e2023-07-11 15:49:20 +030080#if !CONFIG_IS_ENABLED(DM_SERIAL)
Tom Rinidf6a2152022-11-16 13:10:28 -050081#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Camelia Groza0d2518e2023-07-11 15:49:20 +030082#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080083
Tom Rini6a5dccc2022-11-16 13:10:41 -050084#define CFG_SYS_BAUDRATE_TABLE \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080085 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
86
Tom Rini6a5dccc2022-11-16 13:10:41 -050087#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
88#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
89#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
90#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080091
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080092/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +080093
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080094/*
95 * General PCI
96 * Memory space is mapped 1-1, but I/O space must start from 0.
97 */
98
99/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Rini56af6592022-11-16 13:10:33 -0500100#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
101#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
102#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
103#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800104
105/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Rini56af6592022-11-16 13:10:33 -0500106#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
107#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
108#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
109#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800110
111/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Rini56af6592022-11-16 13:10:33 -0500112#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
113#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114
115/* controller 4, Base address 203000 */
Tom Rini56af6592022-11-16 13:10:33 -0500116#define CFG_SYS_PCIE4_MEM_BUS 0xe0000000
117#define CFG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800118
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800119/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800120 * Miscellaneous configurable options
121 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800122
123/*
124 * For booting Linux, the board info and command line data
125 * have to be in the first 64 MB of memory, since this is
126 * the maximum mapped by the Linux kernel during initialization.
127 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500128#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800129
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800130/*
131 * Environment Configuration
132 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800133
Tom Rini9aed2af2021-08-19 14:29:00 -0400134#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800135 "setenv bootargs config-addr=0x60000000; " \
136 "bootm 0x01000000 - 0x00f00000"
137
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800138/*
139 * DDR Setup
140 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800141#define SPD_EEPROM_ADDRESS1 0x52
142#define SPD_EEPROM_ADDRESS2 0x54
143#define SPD_EEPROM_ADDRESS3 0x56
144#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
Tom Rinibb4dd962022-11-16 13:10:37 -0500145#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800146
147/*
148 * IFC Definitions
149 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500150#define CFG_SYS_NOR0_CSPR_EXT (0xf)
151#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800152 + 0x8000000) | \
153 CSPR_PORT_SIZE_16 | \
154 CSPR_MSEL_NOR | \
155 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500156#define CFG_SYS_NOR1_CSPR_EXT (0xf)
157#define CFG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158 CSPR_PORT_SIZE_16 | \
159 CSPR_MSEL_NOR | \
160 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500161#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800162/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500163#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800164
Tom Rini7b577ba2022-11-16 13:10:25 -0500165#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800166 FTIM0_NOR_TEADC(0x5) | \
167 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500168#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800169 FTIM1_NOR_TRAD_NOR(0x1A) |\
170 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500171#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800172 FTIM2_NOR_TCH(0x4) | \
173 FTIM2_NOR_TWPH(0x0E) | \
174 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500175#define CFG_SYS_NOR_FTIM3 0x0
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800176
Tom Rini6a5dccc2022-11-16 13:10:41 -0500177#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS \
178 + 0x8000000, CFG_SYS_FLASH_BASE_PHYS}
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800179
180/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500181#define CFG_SYS_NAND_BASE 0xff800000
182#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800183
Tom Rinib4213492022-11-12 17:36:51 -0500184#define CFG_SYS_NAND_CSPR_EXT (0xf)
185#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800186 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
187 | CSPR_MSEL_NAND /* MSEL = NAND */ \
188 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500189#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800190
Tom Rinib4213492022-11-12 17:36:51 -0500191#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800192 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
193 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
194 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
195 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
196 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
197 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
198
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800199/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500200#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800201 FTIM0_NAND_TWP(0x18) | \
202 FTIM0_NAND_TWCHT(0x07) | \
203 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500204#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800205 FTIM1_NAND_TWBE(0x39) | \
206 FTIM1_NAND_TRR(0x0e) | \
207 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500208#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800209 FTIM2_NAND_TREH(0x0a) | \
210 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500211#define CFG_SYS_NAND_FTIM3 0x0
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800212
Tom Rinib4213492022-11-12 17:36:51 -0500213#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800214
Miquel Raynald0935362019-10-03 19:50:03 +0200215#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500216#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
217#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
218#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
219#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
220#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
221#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
222#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
223#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
224#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT
225#define CFG_SYS_CSPR2 CFG_SYS_NOR0_CSPR
226#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
227#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
228#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
229#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
230#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
231#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800232#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500233#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
234#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
235#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
236#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
237#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
238#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
239#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
240#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
241#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
242#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
243#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
244#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
245#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
246#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
247#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
248#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800249#endif
Tom Rini6a5dccc2022-11-16 13:10:41 -0500250#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR1_CSPR_EXT
251#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR
252#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
253#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
254#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
255#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
256#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
257#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800258
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800259/* CPLD on IFC */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500260#define CFG_SYS_CPLD_BASE 0xffdf0000
261#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
262#define CFG_SYS_CSPR3_EXT (0xf)
263#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE_PHYS) \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800264 | CSPR_PORT_SIZE_8 \
265 | CSPR_MSEL_GPCM \
266 | CSPR_V)
267
Tom Rini6a5dccc2022-11-16 13:10:41 -0500268#define CFG_SYS_AMASK3 IFC_AMASK(64 * 1024)
269#define CFG_SYS_CSOR3 0x0
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800270
271/* CPLD Timing parameters for IFC CS3 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500272#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800273 FTIM0_GPCM_TEADC(0x0e) | \
274 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500275#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800276 FTIM1_GPCM_TRAD(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500277#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800278 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800279 FTIM2_GPCM_TWP(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500280#define CFG_SYS_CS3_FTIM3 0x0
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800281
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800282/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800283#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
284#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
285
286#define I2C_MUX_CH_DEFAULT 0x8
287#define I2C_MUX_CH_VOL_MONITOR 0xa
288#define I2C_MUX_CH_VSC3316_FS 0xc
289#define I2C_MUX_CH_VSC3316_BS 0xd
290
291/* Voltage monitor on channel 2*/
292#define I2C_VOL_MONITOR_ADDR 0x40
293#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
294#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
295#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
296
Ying Zhangff779052016-01-22 12:15:13 +0800297/* The lowest and highest voltage allowed for T4240RDB */
298#define VDD_MV_MIN 819
299#define VDD_MV_MAX 1212
300
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800301/*
302 * eSPI - Enhanced SPI
303 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800304
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800305/* Qman/Bman */
306#ifndef CONFIG_NOBQFMAN
Tom Rini6a5dccc2022-11-16 13:10:41 -0500307#define CFG_SYS_BMAN_NUM_PORTALS 50
308#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
309#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
310#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
311#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
312#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
313#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
314#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
315#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
316 CFG_SYS_BMAN_CENA_SIZE)
317#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
318#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
319#define CFG_SYS_QMAN_NUM_PORTALS 50
320#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
321#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
322#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
323#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
324#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
325#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
326 CFG_SYS_QMAN_CENA_SIZE)
327#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
328#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800329#endif /* CONFIG_NOBQFMAN */
330
331#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800332#define SGMII_PHY_ADDR1 0x0
333#define SGMII_PHY_ADDR2 0x1
334#define SGMII_PHY_ADDR3 0x2
335#define SGMII_PHY_ADDR4 0x3
336#define SGMII_PHY_ADDR5 0x4
337#define SGMII_PHY_ADDR6 0x5
338#define SGMII_PHY_ADDR7 0x6
339#define SGMII_PHY_ADDR8 0x7
340#define FM1_10GEC1_PHY_ADDR 0x10
341#define FM1_10GEC2_PHY_ADDR 0x11
342#define FM2_10GEC1_PHY_ADDR 0x12
343#define FM2_10GEC2_PHY_ADDR 0x13
344#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
345#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
346#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
347#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
348#endif
349
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800350/*
351* USB
352*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800353
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800354#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400355#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800356#endif
357
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800358#define __USB_PHY_TYPE utmi
359
360/*
361 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
362 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
363 * interleaving. It can be cacheline, page, bank, superbank.
364 * See doc/README.fsl-ddr for details.
365 */
York Sun0fad3262016-11-21 13:35:41 -0800366#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800367#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800368#else
369#define CTRL_INTLV_PREFERED cacheline
370#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800371
Tom Rinic9edebe2022-12-04 10:03:50 -0500372#define CFG_EXTRA_ENV_SETTINGS \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800373 "hwconfig=fsl_ddr:" \
374 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
375 "bank_intlv=auto;" \
376 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
377 "netdev=eth0\0" \
Tom Rini1479a832022-12-02 16:42:27 -0500378 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600379 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800380 "tftpflash=tftpboot $loadaddr $uboot && " \
381 "protect off $ubootaddr +$filesize && " \
382 "erase $ubootaddr +$filesize && " \
383 "cp.b $loadaddr $ubootaddr $filesize && " \
384 "protect on $ubootaddr +$filesize && " \
385 "cmp.b $loadaddr $ubootaddr $filesize\0" \
386 "consoledev=ttyS0\0" \
387 "ramdiskaddr=2000000\0" \
388 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500389 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800390 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
391 "bdev=sda3\0"
392
Tom Rini9aed2af2021-08-19 14:29:00 -0400393#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800394 "setenv bootargs config-addr=0x60000000; " \
395 "bootm 0x01000000 - 0x00f00000"
396
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800397#include <asm/fsl_secure_boot.h>
398
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800399#endif /* __CONFIG_H */