blob: 58ae0fb0a6c15f9481082ef63c3e4967ef5fd447 [file] [log] [blame]
Vabhav Sharma51641912019-06-06 12:35:28 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Pramod Kumar755cdec2020-04-29 15:00:41 +05303 * Copyright 2019-2020 NXP
Vabhav Sharma51641912019-06-06 12:35:28 +00004 */
5
6#ifndef __LS1046AFRWY_H__
7#define __LS1046AFRWY_H__
8
9#include "ls1046a_common.h"
10
Tom Rini6a5dccc2022-11-16 13:10:41 -050011#define CFG_SYS_UBOOT_BASE 0x40100000
Vabhav Sharma51641912019-06-06 12:35:28 +000012
Vabhav Sharma51641912019-06-06 12:35:28 +000013/*
14 * NAND Flash Definitions
15 */
Vabhav Sharma51641912019-06-06 12:35:28 +000016
Tom Rinib4213492022-11-12 17:36:51 -050017#define CFG_SYS_NAND_BASE 0x7e800000
18#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Vabhav Sharma51641912019-06-06 12:35:28 +000019
Tom Rinib4213492022-11-12 17:36:51 -050020#define CFG_SYS_NAND_CSPR_EXT (0x0)
21#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Vabhav Sharma51641912019-06-06 12:35:28 +000022 | CSPR_PORT_SIZE_8 \
23 | CSPR_MSEL_NAND \
24 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050025#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
26#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Vabhav Sharma51641912019-06-06 12:35:28 +000027 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
28 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
29 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
30 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
31 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
32 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
33
Tom Rinib4213492022-11-12 17:36:51 -050034#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
Vabhav Sharma51641912019-06-06 12:35:28 +000035 FTIM0_NAND_TWP(0x18) | \
36 FTIM0_NAND_TWCHT(0x7) | \
37 FTIM0_NAND_TWH(0xa))
Tom Rinib4213492022-11-12 17:36:51 -050038#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Vabhav Sharma51641912019-06-06 12:35:28 +000039 FTIM1_NAND_TWBE(0x39) | \
40 FTIM1_NAND_TRR(0xe) | \
41 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050042#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
Vabhav Sharma51641912019-06-06 12:35:28 +000043 FTIM2_NAND_TREH(0xa) | \
44 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -050045#define CFG_SYS_NAND_FTIM3 0x0
Vabhav Sharma51641912019-06-06 12:35:28 +000046
Tom Rinib4213492022-11-12 17:36:51 -050047#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Vabhav Sharma51641912019-06-06 12:35:28 +000048#define CONFIG_MTD_NAND_VERIFY_WRITE
49
Vabhav Sharma51641912019-06-06 12:35:28 +000050/* IFC Timing Params */
Tom Rini6a5dccc2022-11-16 13:10:41 -050051#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
52#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
53#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
54#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
55#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
56#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
57#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
58#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Vabhav Sharma51641912019-06-06 12:35:28 +000059
60/* EEPROM */
Vabhav Sharma51641912019-06-06 12:35:28 +000061#define I2C_RETIMER_ADDR 0x18
62
63/* I2C bus multiplexer */
64#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
65#define I2C_MUX_CH_DEFAULT 0x1 /* Channel 0*/
66#define I2C_MUX_CH_RTC 0x1 /* Channel 0*/
67
68/* RTC */
69#define RTC
Tom Rini6a5dccc2022-11-16 13:10:41 -050070#define CFG_SYS_I2C_RTC_ADDR 0x51 /* Channel 0 I2C bus 0*/
71#define CFG_SYS_RTC_BUS_NUM 0
Vabhav Sharma51641912019-06-06 12:35:28 +000072
73/*
74 * Environment
75 */
Tom Rini376b88a2022-10-28 20:27:13 -040076#define CFG_SYS_FSL_QSPI_BASE 0x40000000
Vabhav Sharma51641912019-06-06 12:35:28 +000077
Pramod Kumar755cdec2020-04-29 15:00:41 +053078#undef BOOT_TARGET_DEVICES
79#define BOOT_TARGET_DEVICES(func) \
80 func(MMC, mmc, 0) \
81 func(USB, usb, 0) \
82 func(DHCP, dhcp, na)
Pramod Kumar755cdec2020-04-29 15:00:41 +053083
Vabhav Sharma51641912019-06-06 12:35:28 +000084/* FMan */
85#ifdef CONFIG_SYS_DPAA_FMAN
Vabhav Sharma51641912019-06-06 12:35:28 +000086
87#define QSGMII_PORT1_PHY_ADDR 0x1c
88#define QSGMII_PORT2_PHY_ADDR 0x1d
89#define QSGMII_PORT3_PHY_ADDR 0x1e
90#define QSGMII_PORT4_PHY_ADDR 0x1f
91
92#define FDT_SEQ_MACADDR_FROM_ENV
93
Vabhav Sharma51641912019-06-06 12:35:28 +000094#endif
95
Vabhav Sharma51641912019-06-06 12:35:28 +000096#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
97 "env exists secureboot && esbc_halt;;"
98#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
99 "env exists secureboot && esbc_halt;"
100
101#include <asm/fsl_secure_boot.h>
102
103#endif /* __LS1046AFRWY_H__ */