Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Sentec Cobra Board. |
| 4 | * |
| 5 | * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de> |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* --- |
Bin Meng | 7557405 | 2016-02-05 19:30:11 -0800 | [diff] [blame] | 9 | * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 10 | * Date: 2004-03-29 |
| 11 | * Author: Florian Schlote |
| 12 | * |
| 13 | * For a description of configuration options please refer also to the |
| 14 | * general u-boot-1.x.x/README file |
| 15 | * --- |
| 16 | */ |
| 17 | |
| 18 | /* --- |
| 19 | * board/config.h - configuration options, board specific |
| 20 | * --- |
| 21 | */ |
| 22 | |
| 23 | #ifndef _CONFIG_COBRA5272_H |
| 24 | #define _CONFIG_COBRA5272_H |
| 25 | |
| 26 | /* --- |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 27 | * Defines processor clock - important for correct timings concerning serial |
| 28 | * interface etc. |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 29 | * --- |
| 30 | */ |
| 31 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 32 | #define CFG_SYS_CLK 66000000 |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 33 | #define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 34 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 35 | /* --- |
| 36 | * Define baudrate for UART1 (console output, tftp, ...) |
| 37 | * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 38 | * CFG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 39 | * interface |
| 40 | * --- |
| 41 | */ |
| 42 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 43 | #define CFG_SYS_UART_PORT (0) |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 44 | |
| 45 | /* --- |
| 46 | * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change |
| 47 | * timeout acc. to your needs |
| 48 | * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000 |
| 49 | * for 10 sec |
| 50 | * --- |
| 51 | */ |
| 52 | |
| 53 | #if 0 |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 54 | #define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */ |
| 55 | #endif |
| 56 | |
| 57 | /* --- |
| 58 | * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different |
| 59 | * bootloader residing in flash ('chainloading'); if you want to use |
| 60 | * chainloading or want to compile a u-boot binary that can be loaded into |
| 61 | * RAM via BDM set |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 62 | * "#if 0" to "#if 1" |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 63 | * You will need a first stage bootloader then, e. g. colilo or a working BDM |
| 64 | * cable (Background Debug Mode) |
| 65 | * |
| 66 | * Setting #if 0: u-boot will start from flash and relocate itself to RAM |
| 67 | * |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 68 | * Please do not forget to modify the setting of CONFIG_TEXT_BASE |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 69 | * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000) |
| 70 | * |
| 71 | * --- |
| 72 | */ |
| 73 | |
| 74 | #if 0 |
| 75 | #define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */ |
| 76 | #endif |
| 77 | |
| 78 | /* --- |
| 79 | * Configuration for environment |
| 80 | * Environment is embedded in u-boot in the second sector of the flash |
| 81 | * --- |
| 82 | */ |
| 83 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 84 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 85 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 86 | env/embedded.o(.text); |
Jon Loeliger | 37ec35e | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 87 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 88 | /* |
| 89 | *----------------------------------------------------------------------------- |
| 90 | * Define user parameters that have to be customized most likely |
| 91 | *----------------------------------------------------------------------------- |
| 92 | */ |
| 93 | |
| 94 | /*AUTOBOOT settings - booting images automatically by u-boot after power on*/ |
| 95 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 96 | /* The following settings will be contained in the environment block ; if you |
| 97 | want to use a neutral environment all those settings can be manually set in |
| 98 | u-boot: 'set' command */ |
| 99 | |
| 100 | #if 0 |
| 101 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 102 | enter a valid image address in flash */ |
| 103 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 104 | /* User network settings */ |
| 105 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 106 | #define CONFIG_IPADDR 192.168.100.2 /* default board IP address */ |
| 107 | #define CONFIG_SERVERIP 192.168.100.1 /* default tftp server IP address */ |
| 108 | |
| 109 | #endif |
| 110 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 111 | /*---*/ |
| 112 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 113 | /* |
| 114 | *----------------------------------------------------------------------------- |
| 115 | * End of user parameters to be customized |
| 116 | *----------------------------------------------------------------------------- |
| 117 | */ |
| 118 | |
| 119 | /* --- |
| 120 | * Defines memory range for test |
| 121 | * --- |
| 122 | */ |
| 123 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 124 | /* --- |
| 125 | * Low Level Configuration Settings |
| 126 | * (address mappings, register initial values, etc.) |
| 127 | * You should know what you are doing if you make changes here. |
| 128 | * --- |
| 129 | */ |
| 130 | |
| 131 | /* --- |
| 132 | * Base register address |
| 133 | * --- |
| 134 | */ |
| 135 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 136 | #define CFG_SYS_MBAR 0x10000000 /* Register Base Addrs */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 137 | |
| 138 | /* --- |
| 139 | * System Conf. Reg. & System Protection Reg. |
| 140 | * --- |
| 141 | */ |
| 142 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 143 | #define CFG_SYS_SCR 0x0003 |
| 144 | #define CFG_SYS_SPR 0xffff |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 145 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 146 | /*----------------------------------------------------------------------- |
| 147 | * Definitions for initial stack pointer and data area (in internal SRAM) |
| 148 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 149 | #define CFG_SYS_INIT_RAM_ADDR 0x20000000 |
| 150 | #define CFG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 151 | |
| 152 | /*----------------------------------------------------------------------- |
| 153 | * Start addresses for the final memory configuration |
| 154 | * (Set up by the startup code) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 155 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 156 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 157 | #define CFG_SYS_SDRAM_BASE 0x00000000 |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 158 | |
| 159 | /* |
| 160 | *------------------------------------------------------------------------- |
| 161 | * RAM SIZE (is defined above) |
| 162 | *----------------------------------------------------------------------- |
| 163 | */ |
| 164 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 165 | /* #define CFG_SYS_SDRAM_SIZE 16 */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 166 | |
| 167 | /* |
| 168 | *----------------------------------------------------------------------- |
| 169 | */ |
| 170 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 171 | #define CFG_SYS_FLASH_BASE 0xffe00000 |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 172 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 173 | /* |
| 174 | * For booting Linux, the board info and command line data |
| 175 | * have to be in the first 8 MB of memory, since this is |
| 176 | * the maximum mapped by the Linux kernel during initialization ?? |
| 177 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 178 | #define CFG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 179 | |
| 180 | /*----------------------------------------------------------------------- |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 181 | * Cache Configuration |
| 182 | */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 183 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 184 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 185 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 186 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 187 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 188 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI) |
| 189 | #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 190 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 191 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 192 | #define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 193 | CF_CACR_DISD | CF_CACR_INVI | \ |
| 194 | CF_CACR_CEIB | CF_CACR_DCM | \ |
| 195 | CF_CACR_EUSP) |
| 196 | |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 197 | /*----------------------------------------------------------------------- |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 198 | * LED config |
| 199 | */ |
| 200 | #define LED_STAT_0 0xffff /*all LEDs off*/ |
| 201 | #define LED_STAT_1 0xfffe |
| 202 | #define LED_STAT_2 0xfffd |
| 203 | #define LED_STAT_3 0xfffb |
| 204 | #define LED_STAT_4 0xfff7 |
| 205 | #define LED_STAT_5 0xffef |
| 206 | #define LED_STAT_6 0xffdf |
| 207 | #define LED_STAT_7 0xff00 /*all LEDs on*/ |
| 208 | |
| 209 | /*----------------------------------------------------------------------- |
| 210 | * Port configuration (GPIO) |
| 211 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 212 | #define CFG_SYS_PACNT 0x00000000 /* PortA control reg.: All pins are external |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 213 | GPIO*/ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 214 | #define CFG_SYS_PADDR 0x00FF /* PortA direction reg.: PA7 to PA0 are outputs |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 215 | (1^=output, 0^=input) */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 216 | #define CFG_SYS_PADAT LED_STAT_0 /* PortA value reg.: Turn all LED off */ |
| 217 | #define CFG_SYS_PBCNT 0x55554155 /* PortB control reg.: Ethernet/UART |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 218 | configuration */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 219 | #define CFG_SYS_PBDDR 0x0000 /* PortB direction: All pins configured as inputs */ |
| 220 | #define CFG_SYS_PBDAT 0x0000 /* PortB value reg. */ |
| 221 | #define CFG_SYS_PDCNT 0x00000000 /* PortD control reg. */ |
wdenk | c4cbd34 | 2005-01-09 18:21:42 +0000 | [diff] [blame] | 222 | |
| 223 | #endif /* _CONFIG_COBRA5272_H */ |