Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Freescale MCF5373 FireEngine board. |
| 4 | * |
Alison Wang | e573de2 | 2012-03-25 19:18:14 +0000 | [diff] [blame] | 5 | * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc. |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 6 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef _M5373EVB_H |
| 14 | #define _M5373EVB_H |
| 15 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 16 | #include <linux/stringify.h> |
| 17 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 18 | /* |
| 19 | * High Level Configuration Options |
| 20 | * (easy to change) |
| 21 | */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 22 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 23 | #define CFG_SYS_UART_PORT (0) |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 24 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 25 | #define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */ |
| 26 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 27 | /* I2C */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 28 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 29 | #ifdef CONFIG_MCFFEC |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 30 | # define CONFIG_IPADDR 192.162.1.2 |
| 31 | # define CONFIG_NETMASK 255.255.255.0 |
| 32 | # define CONFIG_SERVERIP 192.162.1.1 |
| 33 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 34 | #endif /* FEC_ENET */ |
| 35 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 36 | #define CONFIG_HOSTNAME "M5373EVB" |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 37 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 38 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 39 | "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 40 | "u-boot=u-boot.bin\0" \ |
| 41 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 42 | "upd=run load; run prog\0" \ |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 43 | "prog=prot off 0 3ffff;" \ |
| 44 | "era 0 3ffff;" \ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 45 | "cp.b ${loadaddr} 0 ${filesize};" \ |
| 46 | "save\0" \ |
| 47 | "" |
| 48 | |
| 49 | #define CONFIG_PRAM 512 /* 512 KB */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 50 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 51 | #define CFG_SYS_CLK 80000000 |
| 52 | #define CFG_SYS_CPU_CLK CFG_SYS_CLK * 3 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 53 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 54 | #define CFG_SYS_MBAR 0xFC000000 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 55 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 56 | #define CFG_SYS_LATCH_ADDR (CFG_SYS_CS1_BASE + 0x80000) |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * Low Level Configuration Settings |
| 60 | * (address mappings, register initial values, etc.) |
| 61 | * You should know what you are doing if you make changes here. |
| 62 | */ |
| 63 | /*----------------------------------------------------------------------- |
| 64 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 65 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 66 | #define CFG_SYS_INIT_RAM_ADDR 0x80000000 |
| 67 | #define CFG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
| 68 | #define CFG_SYS_INIT_RAM_CTRL 0x221 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 69 | |
| 70 | /*----------------------------------------------------------------------- |
| 71 | * Start addresses for the final memory configuration |
| 72 | * (Set up by the startup code) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 73 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 74 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 75 | #define CFG_SYS_SDRAM_BASE 0x40000000 |
| 76 | #define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ |
| 77 | #define CFG_SYS_SDRAM_CFG1 0x53722730 |
| 78 | #define CFG_SYS_SDRAM_CFG2 0x56670000 |
| 79 | #define CFG_SYS_SDRAM_CTRL 0xE1092000 |
| 80 | #define CFG_SYS_SDRAM_EMOD 0x40010000 |
| 81 | #define CFG_SYS_SDRAM_MODE 0x018D0000 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 82 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 83 | /* |
| 84 | * For booting Linux, the board info and command line data |
| 85 | * have to be in the first 8 MB of memory, since this is |
| 86 | * the maximum mapped by the Linux kernel during initialization ?? |
| 87 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 88 | #define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20)) |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 89 | |
| 90 | /*----------------------------------------------------------------------- |
| 91 | * FLASH organization |
| 92 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #ifdef CONFIG_SYS_FLASH_CFI |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 94 | # define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 95 | #endif |
| 96 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 97 | # define CFG_SYS_NAND_BASE CFG_SYS_CS2_BASE |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 98 | # define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 99 | # define NAND_ALLOW_ERASE_ALL 1 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 100 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 101 | #define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 102 | |
| 103 | /* Configuration for environment |
| 104 | * Environment is embedded in u-boot in the second sector of the flash |
| 105 | */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 106 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 107 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 108 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 109 | env/embedded.o(.text*); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 110 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 111 | /*----------------------------------------------------------------------- |
| 112 | * Cache Configuration |
| 113 | */ |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 114 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 115 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 116 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 117 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 118 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 119 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINVA) |
| 120 | #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 121 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 122 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 123 | #define CFG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 124 | CF_CACR_DCM_P) |
| 125 | |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 126 | /*----------------------------------------------------------------------- |
| 127 | * Chipselect bank definitions |
| 128 | */ |
| 129 | /* |
| 130 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 131 | * CS1 - CompactFlash and registers |
| 132 | * CS2 - NAND Flash 16, 32, or 64MB |
| 133 | * CS3 - Available |
| 134 | * CS4 - Available |
| 135 | * CS5 - Available |
| 136 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 137 | #define CFG_SYS_CS0_BASE 0 |
| 138 | #define CFG_SYS_CS0_MASK 0x007f0001 |
| 139 | #define CFG_SYS_CS0_CTRL 0x00001fa0 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 140 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 141 | #define CFG_SYS_CS1_BASE 0x10000000 |
| 142 | #define CFG_SYS_CS1_MASK 0x001f0001 |
| 143 | #define CFG_SYS_CS1_CTRL 0x002A3780 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 144 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 145 | #define CFG_SYS_CS2_BASE 0x20000000 |
| 146 | #define CFG_SYS_CS2_MASK (16 << 20) |
| 147 | #define CFG_SYS_CS2_CTRL 0x00001f60 |
TsiChungLiew | 6f8a0a3 | 2008-01-14 17:23:08 -0600 | [diff] [blame] | 148 | |
| 149 | #endif /* _M5373EVB_H */ |