blob: 8f83810f165e395c08a7d48a1729c62ef14f237c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewf6afe722007-06-18 13:50:13 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewf6afe722007-06-18 13:50:13 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5329EVB_H
14#define _M5329EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050020
Tom Rini6a5dccc2022-11-16 13:10:41 -050021#define CFG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050022
TsiChung Liewf6afe722007-06-18 13:50:13 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
TsiChungLiew876343b2007-08-05 04:11:20 -050025/* I2C */
TsiChungLiew876343b2007-08-05 04:11:20 -050026
TsiChung Liewf6afe722007-06-18 13:50:13 -050027#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050028# define CONFIG_IPADDR 192.162.1.2
29# define CONFIG_NETMASK 255.255.255.0
30# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050031# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050032#endif /* FEC_ENET */
33
Mario Six790d8442018-03-28 14:38:20 +020034#define CONFIG_HOSTNAME "M5329EVB"
TsiChung Liewf6afe722007-06-18 13:50:13 -050035#define CONFIG_EXTRA_ENV_SETTINGS \
36 "netdev=eth0\0" \
37 "loadaddr=40010000\0" \
38 "u-boot=u-boot.bin\0" \
39 "load=tftp ${loadaddr) ${u-boot}\0" \
40 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080041 "prog=prot off 0 3ffff;" \
42 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050043 "cp.b ${loadaddr} 0 ${filesize};" \
44 "save\0" \
45 ""
46
TsiChungLiew876343b2007-08-05 04:11:20 -050047#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewf6afe722007-06-18 13:50:13 -050048
Tom Rini6a5dccc2022-11-16 13:10:41 -050049#define CFG_SYS_CLK 80000000
50#define CFG_SYS_CPU_CLK CFG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -050051
Tom Rini6a5dccc2022-11-16 13:10:41 -050052#define CFG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -050053
Tom Rini6a5dccc2022-11-16 13:10:41 -050054#define CFG_SYS_LATCH_ADDR (CFG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -050055
TsiChung Liewf6afe722007-06-18 13:50:13 -050056/*
57 * Low Level Configuration Settings
58 * (address mappings, register initial values, etc.)
59 * You should know what you are doing if you make changes here.
60 */
61/*-----------------------------------------------------------------------
62 * Definitions for initial stack pointer and data area (in DPRAM)
63 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050064#define CFG_SYS_INIT_RAM_ADDR 0x80000000
65#define CFG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
66#define CFG_SYS_INIT_RAM_CTRL 0x221
TsiChung Liewf6afe722007-06-18 13:50:13 -050067
68/*-----------------------------------------------------------------------
69 * Start addresses for the final memory configuration
70 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050071 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -050072 */
Tom Rinibb4dd962022-11-16 13:10:37 -050073#define CFG_SYS_SDRAM_BASE 0x40000000
74#define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
75#define CFG_SYS_SDRAM_CFG1 0x53722730
76#define CFG_SYS_SDRAM_CFG2 0x56670000
77#define CFG_SYS_SDRAM_CTRL 0xE1092000
78#define CFG_SYS_SDRAM_EMOD 0x40010000
79#define CFG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -050080
TsiChung Liewf6afe722007-06-18 13:50:13 -050081/*
82 * For booting Linux, the board info and command line data
83 * have to be in the first 8 MB of memory, since this is
84 * the maximum mapped by the Linux kernel during initialization ??
85 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050086#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
TsiChung Liewf6afe722007-06-18 13:50:13 -050087
88/*-----------------------------------------------------------------------
89 * FLASH organization
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#ifdef CONFIG_SYS_FLASH_CFI
Tom Rini6a5dccc2022-11-16 13:10:41 -050092# define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChung Liewf6afe722007-06-18 13:50:13 -050093#endif
94
Tom Rini37b623d2022-03-24 17:17:57 -040095#ifdef CONFIG_CMD_NAND
Tom Rini6a5dccc2022-11-16 13:10:41 -050096# define CFG_SYS_NAND_BASE CFG_SYS_CS2_BASE
Tom Rinib4213492022-11-12 17:36:51 -050097# define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -050098# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiewec8468f2007-08-05 04:31:18 -050099#endif
100
Tom Rini6a5dccc2022-11-16 13:10:41 -0500101#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500102
103/* Configuration for environment
104 * Environment is embedded in u-boot in the second sector of the flash
105 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500106
angelo@sysam.it6312a952015-03-29 22:54:16 +0200107#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600108 . = DEFINED(env_offset) ? env_offset : .; \
109 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200110
TsiChung Liewf6afe722007-06-18 13:50:13 -0500111/*-----------------------------------------------------------------------
112 * Cache Configuration
113 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500114
Tom Rini6a5dccc2022-11-16 13:10:41 -0500115#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
116 CFG_SYS_INIT_RAM_SIZE - 8)
117#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
118 CFG_SYS_INIT_RAM_SIZE - 4)
119#define CFG_SYS_ICACHE_INV (CF_CACR_CINVA)
120#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
Tom Rinibb4dd962022-11-16 13:10:37 -0500121 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600122 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123#define CFG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600124 CF_CACR_DCM_P)
125
TsiChung Liewf6afe722007-06-18 13:50:13 -0500126/*-----------------------------------------------------------------------
127 * Chipselect bank definitions
128 */
129/*
130 * CS0 - NOR Flash 1, 2, 4, or 8MB
131 * CS1 - CompactFlash and registers
132 * CS2 - NAND Flash 16, 32, or 64MB
133 * CS3 - Available
134 * CS4 - Available
135 * CS5 - Available
136 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500137#define CFG_SYS_CS0_BASE 0
138#define CFG_SYS_CS0_MASK 0x007f0001
139#define CFG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500140
Tom Rini6a5dccc2022-11-16 13:10:41 -0500141#define CFG_SYS_CS1_BASE 0x10000000
142#define CFG_SYS_CS1_MASK 0x001f0001
143#define CFG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500144
Tom Rini37b623d2022-03-24 17:17:57 -0400145#ifdef CONFIG_CMD_NAND
Tom Rini6a5dccc2022-11-16 13:10:41 -0500146#define CFG_SYS_CS2_BASE 0x20000000
147#define CFG_SYS_CS2_MASK (16 << 20)
148#define CFG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500149#endif
150
TsiChung Liewf6afe722007-06-18 13:50:13 -0500151#endif /* _M5329EVB_H */