Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2013 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * Author: Fabio Estevam <fabio.estevam@freescale.com> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 6 | */ |
| 7 | |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 8 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 9 | #include <net.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 10 | #include <asm/arch/clock.h> |
| 11 | #include <asm/arch/imx-regs.h> |
| 12 | #include <asm/arch/iomux.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 13 | #include <env.h> |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 14 | #include <malloc.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 15 | #include <asm/arch/mx6-pins.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 16 | #include <asm/global_data.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 17 | #include <linux/delay.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 18 | #include <linux/errno.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 19 | #include <asm/gpio.h> |
Stefano Babic | 33731bc | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 20 | #include <asm/mach-imx/iomux-v3.h> |
| 21 | #include <asm/mach-imx/sata.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 22 | #include <mmc.h> |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 23 | #include <fsl_esdhc_imx.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 24 | #include <asm/arch/crm_regs.h> |
| 25 | #include <asm/io.h> |
| 26 | #include <asm/arch/sys_proto.h> |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 27 | #include <micrel.h> |
| 28 | #include <miiphy.h> |
| 29 | #include <netdev.h> |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 30 | |
| 31 | DECLARE_GLOBAL_DATA_PTR; |
| 32 | |
| 33 | #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 34 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ |
| 35 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
| 36 | |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 37 | #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 38 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) |
| 39 | |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 40 | #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ |
| 41 | PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ |
| 42 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
| 43 | |
| 44 | #define WDT_EN IMX_GPIO_NR(5, 4) |
| 45 | #define WDT_TRG IMX_GPIO_NR(3, 19) |
| 46 | |
| 47 | int dram_init(void) |
| 48 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 49 | gd->ram_size = imx_ddr_size(); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 50 | |
| 51 | return 0; |
| 52 | } |
| 53 | |
| 54 | static iomux_v3_cfg_t const uart2_pads[] = { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 55 | IOMUX_PADS(PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
| 56 | IOMUX_PADS(PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 57 | }; |
| 58 | |
| 59 | static iomux_v3_cfg_t const usdhc3_pads[] = { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 60 | IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 61 | IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 62 | IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 63 | IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 64 | IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 65 | IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 66 | }; |
| 67 | |
| 68 | static iomux_v3_cfg_t const wdog_pads[] = { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 69 | IOMUX_PADS(PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
| 70 | IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19), |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 71 | }; |
| 72 | |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 73 | int mx6_rgmii_rework(struct phy_device *phydev) |
| 74 | { |
| 75 | /* |
| 76 | * Bug: Apparently uDoo does not works with Gigabit switches... |
| 77 | * Limiting speed to 10/100Mbps, and setting master mode, seems to |
| 78 | * be the only way to have a successfull PHY auto negotiation. |
| 79 | * How to fix: Understand why Linux kernel do not have this issue. |
| 80 | */ |
| 81 | phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0x1c00); |
| 82 | |
| 83 | /* control data pad skew - devaddr = 0x02, register = 0x04 */ |
| 84 | ksz9031_phy_extended_write(phydev, 0x02, |
| 85 | MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW, |
| 86 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 87 | /* rx data pad skew - devaddr = 0x02, register = 0x05 */ |
| 88 | ksz9031_phy_extended_write(phydev, 0x02, |
| 89 | MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW, |
| 90 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 91 | /* tx data pad skew - devaddr = 0x02, register = 0x05 */ |
| 92 | ksz9031_phy_extended_write(phydev, 0x02, |
| 93 | MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW, |
| 94 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000); |
| 95 | /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */ |
| 96 | ksz9031_phy_extended_write(phydev, 0x02, |
| 97 | MII_KSZ9031_EXT_RGMII_CLOCK_SKEW, |
| 98 | MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF); |
| 99 | return 0; |
| 100 | } |
| 101 | |
| 102 | static iomux_v3_cfg_t const enet_pads1[] = { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 103 | IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 104 | IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 105 | IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 106 | IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 107 | IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 108 | IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 109 | IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 110 | IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 111 | IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 112 | IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 113 | /* RGMII reset */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 114 | IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 115 | /* Ethernet power supply */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 116 | IOMUX_PADS(PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 117 | /* pin 32 - 1 - (MODE0) all */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 118 | IOMUX_PADS(PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 119 | /* pin 31 - 1 - (MODE1) all */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 120 | IOMUX_PADS(PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 121 | /* pin 28 - 1 - (MODE2) all */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 122 | IOMUX_PADS(PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 123 | /* pin 27 - 1 - (MODE3) all */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 124 | IOMUX_PADS(PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 125 | /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */ |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 126 | IOMUX_PADS(PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 127 | }; |
| 128 | |
| 129 | static iomux_v3_cfg_t const enet_pads2[] = { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 130 | IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 131 | IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 132 | IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 133 | IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 134 | IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 135 | }; |
| 136 | |
| 137 | static void setup_iomux_enet(void) |
| 138 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 139 | SETUP_IOMUX_PADS(enet_pads1); |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 140 | udelay(20); |
| 141 | gpio_direction_output(IMX_GPIO_NR(2, 31), 1); /* Power supply on */ |
| 142 | |
| 143 | gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* assert PHY rst */ |
| 144 | |
| 145 | gpio_direction_output(IMX_GPIO_NR(6, 24), 1); |
| 146 | gpio_direction_output(IMX_GPIO_NR(6, 25), 1); |
| 147 | gpio_direction_output(IMX_GPIO_NR(6, 27), 1); |
| 148 | gpio_direction_output(IMX_GPIO_NR(6, 28), 1); |
| 149 | gpio_direction_output(IMX_GPIO_NR(6, 29), 1); |
| 150 | udelay(1000); |
| 151 | |
| 152 | gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* deassert PHY rst */ |
| 153 | |
| 154 | /* Need 100ms delay to exit from reset. */ |
| 155 | udelay(1000 * 100); |
| 156 | |
| 157 | gpio_free(IMX_GPIO_NR(6, 24)); |
| 158 | gpio_free(IMX_GPIO_NR(6, 25)); |
| 159 | gpio_free(IMX_GPIO_NR(6, 27)); |
| 160 | gpio_free(IMX_GPIO_NR(6, 28)); |
| 161 | gpio_free(IMX_GPIO_NR(6, 29)); |
| 162 | |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 163 | SETUP_IOMUX_PADS(enet_pads2); |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 164 | } |
| 165 | |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 166 | static void setup_iomux_uart(void) |
| 167 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 168 | SETUP_IOMUX_PADS(uart2_pads); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | static void setup_iomux_wdog(void) |
| 172 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 173 | SETUP_IOMUX_PADS(wdog_pads); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 174 | gpio_direction_output(WDT_TRG, 0); |
| 175 | gpio_direction_output(WDT_EN, 1); |
Giuseppe Pagano | c154669 | 2013-11-15 17:42:54 +0100 | [diff] [blame] | 176 | gpio_direction_input(WDT_TRG); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | static struct fsl_esdhc_cfg usdhc_cfg = { USDHC3_BASE_ADDR }; |
| 180 | |
| 181 | int board_mmc_getcd(struct mmc *mmc) |
| 182 | { |
| 183 | return 1; /* Always present */ |
| 184 | } |
| 185 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 186 | int board_eth_init(struct bd_info *bis) |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 187 | { |
| 188 | uint32_t base = IMX_FEC_BASE; |
| 189 | struct mii_dev *bus = NULL; |
| 190 | struct phy_device *phydev = NULL; |
| 191 | int ret; |
| 192 | |
| 193 | setup_iomux_enet(); |
| 194 | |
| 195 | #ifdef CONFIG_FEC_MXC |
| 196 | bus = fec_get_miibus(base, -1); |
| 197 | if (!bus) |
Fabio Estevam | 49ea64a | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 198 | return -EINVAL; |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 199 | /* scan phy 4,5,6,7 */ |
| 200 | phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII); |
| 201 | |
| 202 | if (!phydev) { |
Fabio Estevam | 49ea64a | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 203 | ret = -EINVAL; |
| 204 | goto free_bus; |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 205 | } |
| 206 | printf("using phy at %d\n", phydev->addr); |
| 207 | ret = fec_probe(bis, -1, base, bus, phydev); |
Fabio Estevam | 49ea64a | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 208 | if (ret) |
| 209 | goto free_phydev; |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 210 | #endif |
| 211 | return 0; |
Fabio Estevam | 49ea64a | 2015-09-11 13:32:50 -0300 | [diff] [blame] | 212 | |
| 213 | free_phydev: |
| 214 | free(phydev); |
| 215 | free_bus: |
| 216 | free(bus); |
| 217 | return ret; |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 218 | } |
| 219 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 220 | int board_mmc_init(struct bd_info *bis) |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 221 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 222 | SETUP_IOMUX_PADS(usdhc3_pads); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 223 | usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
| 224 | usdhc_cfg.max_bus_width = 4; |
| 225 | |
| 226 | return fsl_esdhc_initialize(bis, &usdhc_cfg); |
| 227 | } |
| 228 | |
| 229 | int board_early_init_f(void) |
| 230 | { |
| 231 | setup_iomux_wdog(); |
| 232 | setup_iomux_uart(); |
| 233 | |
| 234 | return 0; |
| 235 | } |
| 236 | |
Giuseppe Pagano | cbadb0b | 2013-11-15 17:42:51 +0100 | [diff] [blame] | 237 | int board_phy_config(struct phy_device *phydev) |
| 238 | { |
| 239 | mx6_rgmii_rework(phydev); |
| 240 | if (phydev->drv->config) |
| 241 | phydev->drv->config(phydev); |
| 242 | |
| 243 | return 0; |
| 244 | } |
| 245 | |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 246 | int board_init(void) |
| 247 | { |
| 248 | /* address of boot parameters */ |
| 249 | gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; |
| 250 | |
Simon Glass | ab3055a | 2017-06-14 21:28:25 -0600 | [diff] [blame] | 251 | #ifdef CONFIG_SATA |
Fabio Estevam | 997b145 | 2017-10-15 11:21:07 -0200 | [diff] [blame] | 252 | setup_sata(); |
Giuseppe Pagano | 3fe87cd | 2013-11-28 12:32:49 +0100 | [diff] [blame] | 253 | #endif |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 254 | return 0; |
| 255 | } |
| 256 | |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 257 | int board_late_init(void) |
| 258 | { |
| 259 | #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG |
| 260 | if (is_cpu_type(MXC_CPU_MX6Q)) |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 261 | env_set("board_rev", "MX6Q"); |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 262 | else |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 263 | env_set("board_rev", "MX6DL"); |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 264 | #endif |
| 265 | return 0; |
| 266 | } |
| 267 | |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 268 | int checkboard(void) |
| 269 | { |
vpeter4 | 76b08ce | 2015-08-03 12:49:05 +0200 | [diff] [blame] | 270 | if (is_cpu_type(MXC_CPU_MX6Q)) |
| 271 | puts("Board: Udoo Quad\n"); |
| 272 | else |
| 273 | puts("Board: Udoo DualLite\n"); |
Fabio Estevam | 5c824dd | 2013-09-26 22:59:25 -0300 | [diff] [blame] | 274 | |
| 275 | return 0; |
| 276 | } |