blob: 6923774a16f5badb40ef23c0d4861e05602a221f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080021#ifndef CONFIG_SDCARD
22#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
23#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
24#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080025#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SPL_PAD_TO 0x40000
27#define CONFIG_SPL_MAX_SIZE 0x28000
28#define RESET_VECTOR_OFFSET 0x27FFC
29#define BOOT_PAGE_OFFSET 0x27000
30
31#ifdef CONFIG_SDCARD
32#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080033#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
34#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
35#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
37#ifndef CONFIG_SPL_BUILD
38#define CONFIG_SYS_MPC85XX_NO_RESETVEC
39#endif
Chunhe Lan66cba6b2015-03-20 17:08:54 +080040#endif
41
42#ifdef CONFIG_SPL_BUILD
43#define CONFIG_SPL_SKIP_RELOCATE
44#define CONFIG_SPL_COMMON_INIT_DDR
45#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080046#endif
47
Chunhe Lan66cba6b2015-03-20 17:08:54 +080048#endif
49#endif /* CONFIG_RAMBOOT_PBL */
50
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080051/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080052#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080053
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080054#ifndef CONFIG_RESET_VECTOR_ADDRESS
55#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
56#endif
57
58#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080059#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040060#define CONFIG_PCIE1 /* PCIE controller 1 */
61#define CONFIG_PCIE2 /* PCIE controller 2 */
62#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080063
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080064/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
67#define CONFIG_SYS_CACHE_STASHING
68#define CONFIG_BTB /* toggle branch predition */
69#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080070#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
71#endif
72
73#define CONFIG_ENABLE_36BIT_PHYS
74
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080075/*
76 * Config the L3 Cache as L3 SRAM
77 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080078#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
79#define CONFIG_SYS_L3_SIZE (512 << 10)
80#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050081#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080082#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
83#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
84#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080085
86#define CONFIG_SYS_DCSRBAR 0xf0000000
87#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
88
89/*
90 * DDR Setup
91 */
92#define CONFIG_VERY_BIG_RAM
93#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
94#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
95
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080096#define CONFIG_DIMM_SLOTS_PER_CTLR 1
97#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080098
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080099/*
100 * IFC Definitions
101 */
102#define CONFIG_SYS_FLASH_BASE 0xe0000000
103#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
104
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800105#ifdef CONFIG_SPL_BUILD
106#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
107#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800108#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800109#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800110
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800111#define CONFIG_HWCONFIG
112
113/* define to use L1 as initial stack */
114#define CONFIG_L1_INIT_RAM
115#define CONFIG_SYS_INIT_RAM_LOCK
116#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
117#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700118#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800119/* The assembler doesn't like typecast */
120#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
121 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
122 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
123#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
124
125#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
126 GENERATED_GBL_DATA_SIZE)
127#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
128
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800129#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800130
131/* Serial Port - controlled on board with jumper J8
132 * open - index 2
133 * shorted - index 1
134 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800135#define CONFIG_SYS_NS16550_SERIAL
136#define CONFIG_SYS_NS16550_REG_SIZE 1
137#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
138
139#define CONFIG_SYS_BAUDRATE_TABLE \
140 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
141
142#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
143#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
144#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
145#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
146
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800147/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800148
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800149/*
150 * General PCI
151 * Memory space is mapped 1-1, but I/O space must start from 0.
152 */
153
154/* controller 1, direct to uli, tgtid 3, Base address 20000 */
155#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800156#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800157#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800159
160/* controller 2, Slot 2, tgtid 2, Base address 201000 */
161#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800162#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800163#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800164#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800165
166/* controller 3, Slot 1, tgtid 1, Base address 202000 */
167#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800168#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800169#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800170#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800171
172/* controller 4, Base address 203000 */
173#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
174#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800175#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800176
177#ifdef CONFIG_PCI
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800178#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800179#endif /* CONFIG_PCI */
180
181/* SATA */
182#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800183#define CONFIG_SYS_SATA_MAX_DEVICE 2
184#define CONFIG_SATA1
185#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
186#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
187#define CONFIG_SATA2
188#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
189#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
190
191#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800192#endif
193
194#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800195#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196#endif
197
198/*
199 * Environment
200 */
201#define CONFIG_LOADS_ECHO /* echo on for serial download */
202#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
203
204/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800205 * Miscellaneous configurable options
206 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800207
208/*
209 * For booting Linux, the board info and command line data
210 * have to be in the first 64 MB of memory, since this is
211 * the maximum mapped by the Linux kernel during initialization.
212 */
213#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
214#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
215
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800216/*
217 * Environment Configuration
218 */
219#define CONFIG_ROOTPATH "/opt/nfsroot"
220#define CONFIG_BOOTFILE "uImage"
221#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
222
Tom Rini9aed2af2021-08-19 14:29:00 -0400223#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800224 "setenv bootargs config-addr=0x60000000; " \
225 "bootm 0x01000000 - 0x00f00000"
226
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800227/*
228 * DDR Setup
229 */
230#define CONFIG_SYS_SPD_BUS_NUM 0
231#define SPD_EEPROM_ADDRESS1 0x52
232#define SPD_EEPROM_ADDRESS2 0x54
233#define SPD_EEPROM_ADDRESS3 0x56
234#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
235#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
236
237/*
238 * IFC Definitions
239 */
240#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
241#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
242 + 0x8000000) | \
243 CSPR_PORT_SIZE_16 | \
244 CSPR_MSEL_NOR | \
245 CSPR_V)
246#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
247#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
248 CSPR_PORT_SIZE_16 | \
249 CSPR_MSEL_NOR | \
250 CSPR_V)
251#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
252/* NOR Flash Timing Params */
253#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
254
255#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
256 FTIM0_NOR_TEADC(0x5) | \
257 FTIM0_NOR_TEAHC(0x5))
258#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
259 FTIM1_NOR_TRAD_NOR(0x1A) |\
260 FTIM1_NOR_TSEQRAD_NOR(0x13))
261#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
262 FTIM2_NOR_TCH(0x4) | \
263 FTIM2_NOR_TWPH(0x0E) | \
264 FTIM2_NOR_TWP(0x1c))
265#define CONFIG_SYS_NOR_FTIM3 0x0
266
267#define CONFIG_SYS_FLASH_QUIET_TEST
268#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
269
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800270#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
271#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
272#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
273
274#define CONFIG_SYS_FLASH_EMPTY_INFO
275#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
276 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
277
278/* NAND Flash on IFC */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800279#define CONFIG_SYS_NAND_MAX_ECCPOS 256
280#define CONFIG_SYS_NAND_MAX_OOBFREE 2
281#define CONFIG_SYS_NAND_BASE 0xff800000
282#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
283
284#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
285#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
286 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
287 | CSPR_MSEL_NAND /* MSEL = NAND */ \
288 | CSPR_V)
289#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
290
291#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
292 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
293 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
294 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
295 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
296 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
297 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
298
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800299/* ONFI NAND Flash mode0 Timing Params */
300#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
301 FTIM0_NAND_TWP(0x18) | \
302 FTIM0_NAND_TWCHT(0x07) | \
303 FTIM0_NAND_TWH(0x0a))
304#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
305 FTIM1_NAND_TWBE(0x39) | \
306 FTIM1_NAND_TRR(0x0e) | \
307 FTIM1_NAND_TRP(0x18))
308#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
309 FTIM2_NAND_TREH(0x0a) | \
310 FTIM2_NAND_TWHRE(0x1e))
311#define CONFIG_SYS_NAND_FTIM3 0x0
312
313#define CONFIG_SYS_NAND_DDR_LAW 11
314#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
315#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800316
Miquel Raynald0935362019-10-03 19:50:03 +0200317#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800318#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
319#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
320#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
321#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
322#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
323#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
324#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
325#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
326#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
327#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
328#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
329#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
330#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
331#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
332#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
333#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
334#else
335#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
336#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
337#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
338#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
339#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
340#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
341#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
342#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
343#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
344#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
345#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
346#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
347#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
348#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
349#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
350#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
351#endif
352#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
353#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
354#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
355#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
356#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
357#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
358#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
359#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
360
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800361/* CPLD on IFC */
362#define CONFIG_SYS_CPLD_BASE 0xffdf0000
363#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
364#define CONFIG_SYS_CSPR3_EXT (0xf)
365#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
366 | CSPR_PORT_SIZE_8 \
367 | CSPR_MSEL_GPCM \
368 | CSPR_V)
369
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000370#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800371#define CONFIG_SYS_CSOR3 0x0
372
373/* CPLD Timing parameters for IFC CS3 */
374#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
375 FTIM0_GPCM_TEADC(0x0e) | \
376 FTIM0_GPCM_TEAHC(0x0e))
377#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
378 FTIM1_GPCM_TRAD(0x1f))
379#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800380 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800381 FTIM2_GPCM_TWP(0x1f))
382#define CONFIG_SYS_CS3_FTIM3 0x0
383
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800384#if defined(CONFIG_RAMBOOT_PBL)
385#define CONFIG_SYS_RAMBOOT
386#endif
387
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800388/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800389#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
390#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
391
392#define I2C_MUX_CH_DEFAULT 0x8
393#define I2C_MUX_CH_VOL_MONITOR 0xa
394#define I2C_MUX_CH_VSC3316_FS 0xc
395#define I2C_MUX_CH_VSC3316_BS 0xd
396
397/* Voltage monitor on channel 2*/
398#define I2C_VOL_MONITOR_ADDR 0x40
399#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
400#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
401#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
402
Ying Zhangff779052016-01-22 12:15:13 +0800403/* The lowest and highest voltage allowed for T4240RDB */
404#define VDD_MV_MIN 819
405#define VDD_MV_MAX 1212
406
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800407/*
408 * eSPI - Enhanced SPI
409 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800410
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800411/* Qman/Bman */
412#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800413#define CONFIG_SYS_BMAN_NUM_PORTALS 50
414#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
415#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
416#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500417#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
418#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
419#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
420#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
421#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
422 CONFIG_SYS_BMAN_CENA_SIZE)
423#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
424#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800425#define CONFIG_SYS_QMAN_NUM_PORTALS 50
426#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
427#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
428#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500429#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
430#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
431#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
432#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
433#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
434 CONFIG_SYS_QMAN_CENA_SIZE)
435#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
436#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800437
438#define CONFIG_SYS_DPAA_FMAN
439#define CONFIG_SYS_DPAA_PME
440#define CONFIG_SYS_PMAN
441#define CONFIG_SYS_DPAA_DCE
442#define CONFIG_SYS_DPAA_RMAN
443#define CONFIG_SYS_INTERLAKEN
444
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800445#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
446#endif /* CONFIG_NOBQFMAN */
447
448#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800449#define SGMII_PHY_ADDR1 0x0
450#define SGMII_PHY_ADDR2 0x1
451#define SGMII_PHY_ADDR3 0x2
452#define SGMII_PHY_ADDR4 0x3
453#define SGMII_PHY_ADDR5 0x4
454#define SGMII_PHY_ADDR6 0x5
455#define SGMII_PHY_ADDR7 0x6
456#define SGMII_PHY_ADDR8 0x7
457#define FM1_10GEC1_PHY_ADDR 0x10
458#define FM1_10GEC2_PHY_ADDR 0x11
459#define FM2_10GEC1_PHY_ADDR 0x12
460#define FM2_10GEC2_PHY_ADDR 0x13
461#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
462#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
463#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
464#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
465#endif
466
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800467/* SATA */
468#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800469#define CONFIG_SYS_SATA_MAX_DEVICE 2
470#define CONFIG_SATA1
471#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
472#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
473#define CONFIG_SATA2
474#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
475#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
476
477#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800478#endif
479
480#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800481#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800482#endif
483
484/*
485* USB
486*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800487#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800488#define CONFIG_HAS_FSL_DR_USB
489
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800490#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800491#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
492#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800493#endif
494
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800495
496#define __USB_PHY_TYPE utmi
497
498/*
499 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
500 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
501 * interleaving. It can be cacheline, page, bank, superbank.
502 * See doc/README.fsl-ddr for details.
503 */
York Sun0fad3262016-11-21 13:35:41 -0800504#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800505#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800506#else
507#define CTRL_INTLV_PREFERED cacheline
508#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800509
510#define CONFIG_EXTRA_ENV_SETTINGS \
511 "hwconfig=fsl_ddr:" \
512 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
513 "bank_intlv=auto;" \
514 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
515 "netdev=eth0\0" \
516 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
517 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
518 "tftpflash=tftpboot $loadaddr $uboot && " \
519 "protect off $ubootaddr +$filesize && " \
520 "erase $ubootaddr +$filesize && " \
521 "cp.b $loadaddr $ubootaddr $filesize && " \
522 "protect on $ubootaddr +$filesize && " \
523 "cmp.b $loadaddr $ubootaddr $filesize\0" \
524 "consoledev=ttyS0\0" \
525 "ramdiskaddr=2000000\0" \
526 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500527 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800528 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
529 "bdev=sda3\0"
530
Tom Rini9aed2af2021-08-19 14:29:00 -0400531#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800532 "setenv bootargs config-addr=0x60000000; " \
533 "bootm 0x01000000 - 0x00f00000"
534
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800535#include <asm/fsl_secure_boot.h>
536
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800537#endif /* __CONFIG_H */