blob: 4658ac1fa2a7e2ee9f68a3135db7a7ddf1119130 [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
8 *
9 * (C) Copyright 2003
10 * Texas Instruments, <www.ti.com>
11 * Kshitij Gupta <Kshitij@ti.com>
12 *
13 * (C) Copyright 2004
14 * ARM Ltd.
15 * Philippe Robin, <philippe.robin@arm.com>
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkc856ccc2005-09-25 02:00:47 +020027 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk4989f872004-03-14 15:06:13 +000028 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36#include <common.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070037#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000038#include <asm/io.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000039#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000040#include "integrator-sc.h"
Ben Warren052a5ea2008-08-31 20:37:00 -070041
Wolfgang Denk6405a152006-03-31 18:32:53 +020042DECLARE_GLOBAL_DATA_PTR;
43
wdenk4989f872004-03-14 15:06:13 +000044void peripheral_power_enable (void);
45
46#if defined(CONFIG_SHOW_BOOT_PROGRESS)
47void show_boot_progress(int progress)
48{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020049 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000050}
51#endif
52
53#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
54
wdenk4989f872004-03-14 15:06:13 +000055/*
56 * Miscellaneous platform dependent initialisations
57 */
58
59int board_init (void)
60{
Linus Walleij4c08ac02011-11-09 06:15:59 +000061 u32 val;
62
wdenk4989f872004-03-14 15:06:13 +000063 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020064#ifdef CONFIG_ARCH_CINTEGRATOR
65 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
66#else
wdenk767fbd42004-10-10 18:41:04 +000067 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020068#endif
wdenk4989f872004-03-14 15:06:13 +000069
70 /* adress of boot parameters */
71 gd->bd->bi_boot_params = 0x00000100;
72
wdenk361f4a22004-07-11 18:10:30 +000073 gd->flags = 0;
74
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020075#ifdef CONFIG_CM_REMAP
76extern void cm_remap(void);
77 cm_remap(); /* remaps writeable memory to 0x00000000 */
78#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020079
Linus Walleij6f716fe2011-11-09 06:16:37 +000080#ifdef CONFIG_ARCH_CINTEGRATOR
81 /*
82 * Flash protection on the Integrator/CP is in a simple register
83 */
84 val = readl(CP_FLASHPROG);
85 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
86 writel(val, CP_FLASHPROG);
87#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000088 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000089 * The Integrator/AP has some special protection mechanisms
90 * for the external memories, first the External Bus Interface (EBI)
91 * then the system controller (SC).
92 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000093 * The system comes up with the flash memory non-writable and
94 * configuration locked. If we want U-Boot to be used for flash
95 * access we cannot have the flash memory locked.
96 */
97 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
98 val = readl(EBI_BASE + EBI_CSR1_REG);
99 val &= EBI_CSR_WREN_MASK;
100 val |= EBI_CSR_WREN_ENABLE;
101 writel(val, EBI_BASE + EBI_CSR1_REG);
102 writel(0, EBI_BASE + EBI_LOCK_REG);
103
Linus Walleij6f716fe2011-11-09 06:16:37 +0000104 /*
105 * Set up the system controller to remove write protection from
106 * the flash memory and enable Vpp
107 */
108 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
109#endif
110
wdenk4989f872004-03-14 15:06:13 +0000111 icache_enable ();
112
wdenk4989f872004-03-14 15:06:13 +0000113 return 0;
114}
115
wdenk4989f872004-03-14 15:06:13 +0000116int misc_init_r (void)
117{
wdenk4989f872004-03-14 15:06:13 +0000118 setenv("verify", "n");
119 return (0);
120}
121
Linus Walleijfd042602011-10-23 21:02:03 +0000122/*
123 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
124 * from there, which means we cannot test the RAM underneath the ROM at this
125 * point. It will be unmapped later on, when we are executing from the
126 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
127 * RAM on higher addresses works fine.
128 */
129#define REMAPPED_FLASH_SZ 0x40000
130
wdenk4989f872004-03-14 15:06:13 +0000131int dram_init (void)
132{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000133 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200134#ifdef CONFIG_CM_SPD_DETECT
135 {
136extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000137 u32 cm_reg_sdram;
138 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200139
140 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200141 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200142
143 /* Obtain the SDRAM size from the CM SDRAM register */
144
Linus Walleijaa371bc2011-11-09 06:14:40 +0000145 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200146 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200147 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200148 * 0xXXXXXXbbb000bb 16 MB
149 * 0xXXXXXXbbb001bb 32 MB
150 * 0xXXXXXXbbb010bb 64 MB
151 * 0xXXXXXXbbb011bb 128 MB
152 * 0xXXXXXXbbb100bb 256 MB
153 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200154 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000155 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000156 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
157 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000158 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200159 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000160#else
Linus Walleijfd042602011-10-23 21:02:03 +0000161 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
162 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000163 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200164#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000165 /* We only have one bank of RAM, set it to whatever was detected */
166 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200167
wdenk4989f872004-03-14 15:06:13 +0000168 return 0;
169}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200170
Ben Warren0fd6aae2009-10-04 22:37:03 -0700171#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700172int board_eth_init(bd_t *bis)
173{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700174 int rc = 0;
175#ifdef CONFIG_SMC91111
176 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
177#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700178 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700179 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700180}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200181#endif