blob: 2fcbd69795ba4735a5e40c0d886f5126975dd55e [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#include <common.h>
7#include <malloc.h>
8#include <errno.h>
9#include <netdev.h>
10#include <fsl_ifc.h>
11#include <fsl_ddr.h>
12#include <asm/io.h>
13#include <fdt_support.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090014#include <linux/libfdt.h>
J. German Rivera43e4ae32015-01-06 13:19:02 -080015#include <fsl-mc/fsl_mc.h>
Prabhakar Kushwahacf329182014-07-14 17:15:44 +053016#include <environment.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <asm/arch/soc.h>
York Sun7b08d212014-06-23 15:15:56 -070018
19DECLARE_GLOBAL_DATA_PTR;
20
21int board_init(void)
22{
23 init_final_memctl_regs();
Prabhakar Kushwahacf329182014-07-14 17:15:44 +053024
25#ifdef CONFIG_ENV_IS_NOWHERE
26 gd->env_addr = (ulong)&default_environment[0];
27#endif
28
York Sun7b08d212014-06-23 15:15:56 -070029 return 0;
30}
31
32int board_early_init_f(void)
33{
Scott Woodf64c98c2015-03-20 19:28:12 -070034 fsl_lsch3_early_init_f();
York Sun7b08d212014-06-23 15:15:56 -070035 return 0;
36}
37
York Sunc7a0e302014-08-13 10:21:05 -070038void detail_board_ddr_info(void)
39{
40 puts("\nDDR ");
41 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
42 print_ddr_info(0);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053043#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Suncbe8e1c2016-04-04 11:41:26 -070044 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sunc7a0e302014-08-13 10:21:05 -070045 puts("\nDP-DDR ");
46 print_size(gd->bd->bi_dram[2].size, "");
47 print_ddr_info(CONFIG_DP_DDR_CTRL);
48 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053049#endif
York Sunc7a0e302014-08-13 10:21:05 -070050}
51
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070052#if defined(CONFIG_ARCH_MISC_INIT)
53int arch_misc_init(void)
54{
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070055 return 0;
56}
57#endif
58
York Sun7b08d212014-06-23 15:15:56 -070059int board_eth_init(bd_t *bis)
60{
61 int error = 0;
62
63#ifdef CONFIG_SMC91111
64 error = smc91111_initialize(0, CONFIG_SMC91111_BASE);
65#endif
66
Santan Kumar1afa9002017-05-05 15:42:29 +053067#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -070068 error = cpu_eth_init(bis);
69#endif
70 return error;
71}
72
Santan Kumar1afa9002017-05-05 15:42:29 +053073#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -070074void fdt_fixup_board_enet(void *fdt)
75{
76 int offset;
77
Stuart Yodera3466152016-03-02 16:37:13 -060078 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
J. German Rivera43e4ae32015-01-06 13:19:02 -080079
80 /*
81 * TODO: Remove this when backward compatibility
Stuart Yodera3466152016-03-02 16:37:13 -060082 * with old DT node (/fsl-mc) is no longer needed.
J. German Rivera43e4ae32015-01-06 13:19:02 -080083 */
84 if (offset < 0)
Stuart Yodera3466152016-03-02 16:37:13 -060085 offset = fdt_path_offset(fdt, "/fsl-mc");
J. German Rivera43e4ae32015-01-06 13:19:02 -080086
87 if (offset < 0) {
88 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
89 __func__, offset);
90 return;
91 }
92
Yogesh Gaurb0695072017-12-07 11:10:14 +053093 if ((get_mc_boot_status() == 0) && (get_dpl_apply_status() == 0))
York Sun7b08d212014-06-23 15:15:56 -070094 fdt_status_okay(fdt, offset);
95 else
96 fdt_status_fail(fdt, offset);
97}
Alexander Graf2ebeb442016-11-17 01:02:57 +010098
99void board_quiesce_devices(void)
100{
101 fsl_mc_ldpaa_exit(gd->bd);
102}
York Sun7b08d212014-06-23 15:15:56 -0700103#endif
104
105#ifdef CONFIG_OF_BOARD_SETUP
Simon Glass2aec3cc2014-10-23 18:58:47 -0600106int ft_board_setup(void *blob, bd_t *bd)
York Sun7b08d212014-06-23 15:15:56 -0700107{
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530108 u64 base[CONFIG_NR_DRAM_BANKS];
109 u64 size[CONFIG_NR_DRAM_BANKS];
York Sun7b08d212014-06-23 15:15:56 -0700110
York Sun290a83a2014-09-08 12:20:01 -0700111 ft_cpu_setup(blob, bd);
112
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530113 /* fixup DT for the two GPP DDR banks */
114 base[0] = gd->bd->bi_dram[0].start;
115 size[0] = gd->bd->bi_dram[0].size;
116 base[1] = gd->bd->bi_dram[1].start;
117 size[1] = gd->bd->bi_dram[1].size;
118
York Sun4de24ef2017-03-06 09:02:28 -0800119#ifdef CONFIG_RESV_RAM
120 /* reduce size if reserved memory is within this bank */
121 if (gd->arch.resv_ram >= base[0] &&
122 gd->arch.resv_ram < base[0] + size[0])
123 size[0] = gd->arch.resv_ram - base[0];
124 else if (gd->arch.resv_ram >= base[1] &&
125 gd->arch.resv_ram < base[1] + size[1])
126 size[1] = gd->arch.resv_ram - base[1];
127#endif
128
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530129 fdt_fixup_memory_banks(blob, base, size, 2);
York Sun7b08d212014-06-23 15:15:56 -0700130
Santan Kumar1afa9002017-05-05 15:42:29 +0530131#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun7b08d212014-06-23 15:15:56 -0700132 fdt_fixup_board_enet(blob);
133#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600134
135 return 0;
York Sun7b08d212014-06-23 15:15:56 -0700136}
137#endif
Bogdan Purcareata08bc0142017-05-24 16:40:21 +0000138
139#if defined(CONFIG_RESET_PHY_R)
140void reset_phy(void)
141{
142}
143#endif