blob: 506caa0a31b1916f6f391e2a947fa2db5e546f03 [file] [log] [blame]
Patrick Delaunay14d6a242018-05-17 15:24:05 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
4 */
5
Patrick Delaunayfbefc102020-11-06 19:01:31 +01006#define LOG_CATEGORY UCLASS_MISC
7
Patrick Delaunay14d6a242018-05-17 15:24:05 +02008#include <common.h>
Patrick Delaunayaaf1f962021-02-25 13:43:07 +01009#include <clk.h>
Patrick Delaunay14d6a242018-05-17 15:24:05 +020010#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Patrick Delaunay14d6a242018-05-17 15:24:05 +020012#include <misc.h>
13#include <asm/io.h>
Patrick Delaunay6332c042020-06-16 18:27:44 +020014#include <asm/arch/bsec.h>
Patrick Delaunay7858d7e2019-02-12 11:44:40 +010015#include <asm/arch/stm32mp1_smc.h>
Patrick Delaunayfbefc102020-11-06 19:01:31 +010016#include <dm/device_compat.h>
Patrick Delaunay7858d7e2019-02-12 11:44:40 +010017#include <linux/arm-smccc.h>
Patrick Delaunay2fa55eb2019-04-18 17:32:39 +020018#include <linux/iopoll.h>
Patrick Delaunay14d6a242018-05-17 15:24:05 +020019
20#define BSEC_OTP_MAX_VALUE 95
Patrick Delaunayb9201a72022-02-15 16:08:50 +010021#define BSEC_OTP_UPPER_START 32
Patrick Delaunay14d6a242018-05-17 15:24:05 +020022#define BSEC_TIMEOUT_US 10000
23
24/* BSEC REGISTER OFFSET (base relative) */
25#define BSEC_OTP_CONF_OFF 0x000
26#define BSEC_OTP_CTRL_OFF 0x004
27#define BSEC_OTP_WRDATA_OFF 0x008
28#define BSEC_OTP_STATUS_OFF 0x00C
29#define BSEC_OTP_LOCK_OFF 0x010
Patrick Delaunay6332c042020-06-16 18:27:44 +020030#define BSEC_DENABLE_OFF 0x014
Patrick Delaunay14d6a242018-05-17 15:24:05 +020031#define BSEC_DISTURBED_OFF 0x01C
32#define BSEC_ERROR_OFF 0x034
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010033#define BSEC_WRLOCK_OFF 0x04C /* OTP write permananet lock */
34#define BSEC_SPLOCK_OFF 0x064 /* OTP write sticky lock */
35#define BSEC_SWLOCK_OFF 0x07C /* shadow write sticky lock */
36#define BSEC_SRLOCK_OFF 0x094 /* shadow read sticky lock */
Patrick Delaunay14d6a242018-05-17 15:24:05 +020037#define BSEC_OTP_DATA_OFF 0x200
38
39/* BSEC_CONFIGURATION Register MASK */
40#define BSEC_CONF_POWER_UP 0x001
41
42/* BSEC_CONTROL Register */
43#define BSEC_READ 0x000
44#define BSEC_WRITE 0x100
Patrick Delaunayb9201a72022-02-15 16:08:50 +010045#define BSEC_LOCK 0x200
Patrick Delaunay14d6a242018-05-17 15:24:05 +020046
47/* LOCK Register */
48#define OTP_LOCK_MASK 0x1F
49#define OTP_LOCK_BANK_SHIFT 0x05
50#define OTP_LOCK_BIT_MASK 0x01
51
52/* STATUS Register */
53#define BSEC_MODE_BUSY_MASK 0x08
54#define BSEC_MODE_PROGFAIL_MASK 0x10
55#define BSEC_MODE_PWR_MASK 0x20
56
Patrick Delaunay6332c042020-06-16 18:27:44 +020057/* DENABLE Register */
58#define BSEC_DENABLE_DBGSWENABLE BIT(10)
59
Patrick Delaunay14d6a242018-05-17 15:24:05 +020060/*
61 * OTP Lock services definition
62 * Value must corresponding to the bit number in the register
63 */
64#define BSEC_LOCK_PROGRAM 0x04
65
Patrick Delaunayb9201a72022-02-15 16:08:50 +010066/*
67 * OTP status: bit 0 permanent lock
68 */
69#define BSEC_LOCK_PERM BIT(0)
70
Patrick Delaunay14d6a242018-05-17 15:24:05 +020071/**
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010072 * bsec_lock() - manage lock for each type SR/SP/SW
73 * @address: address of bsec IP register
Patrick Delaunay14d6a242018-05-17 15:24:05 +020074 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010075 * Return: true if locked else false
Patrick Delaunay14d6a242018-05-17 15:24:05 +020076 */
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010077static bool bsec_read_lock(u32 address, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +020078{
79 u32 bit;
80 u32 bank;
81
82 bit = 1 << (otp & OTP_LOCK_MASK);
83 bank = ((otp >> OTP_LOCK_BANK_SHIFT) & OTP_LOCK_MASK) * sizeof(u32);
84
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010085 return !!(readl(address + bank) & bit);
Patrick Delaunay14d6a242018-05-17 15:24:05 +020086}
87
88/**
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010089 * bsec_check_error() - Check status of one otp
90 * @base: base address of bsec IP
Patrick Delaunay14d6a242018-05-17 15:24:05 +020091 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010092 * Return: 0 if no error, -EAGAIN or -ENOTSUPP
Patrick Delaunay14d6a242018-05-17 15:24:05 +020093 */
Patrick Delaunayb10cddf2020-02-12 19:37:38 +010094static u32 bsec_check_error(u32 base, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +020095{
96 u32 bit;
97 u32 bank;
98
99 bit = 1 << (otp & OTP_LOCK_MASK);
100 bank = ((otp >> OTP_LOCK_BANK_SHIFT) & OTP_LOCK_MASK) * sizeof(u32);
101
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100102 if (readl(base + BSEC_DISTURBED_OFF + bank) & bit)
103 return -EAGAIN;
104 else if (readl(base + BSEC_ERROR_OFF + bank) & bit)
105 return -ENOTSUPP;
106
107 return 0;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200108}
109
110/**
111 * bsec_read_SR_lock() - read SR lock (Shadowing)
112 * @base: base address of bsec IP
113 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
114 * Return: true if locked else false
115 */
116static bool bsec_read_SR_lock(u32 base, u32 otp)
117{
118 return bsec_read_lock(base + BSEC_SRLOCK_OFF, otp);
119}
120
121/**
122 * bsec_read_SP_lock() - read SP lock (program Lock)
123 * @base: base address of bsec IP
124 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
125 * Return: true if locked else false
126 */
127static bool bsec_read_SP_lock(u32 base, u32 otp)
128{
129 return bsec_read_lock(base + BSEC_SPLOCK_OFF, otp);
130}
131
132/**
133 * bsec_SW_lock() - manage SW lock (Write in Shadow)
134 * @base: base address of bsec IP
135 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
136 * Return: true if locked else false
137 */
138static bool bsec_read_SW_lock(u32 base, u32 otp)
139{
140 return bsec_read_lock(base + BSEC_SWLOCK_OFF, otp);
141}
142
143/**
144 * bsec_power_safmem() - Activate or deactivate safmem power
145 * @base: base address of bsec IP
146 * @power: true to power up , false to power down
147 * Return: 0 if succeed
148 */
149static int bsec_power_safmem(u32 base, bool power)
150{
151 u32 val;
152 u32 mask;
153
154 if (power) {
155 setbits_le32(base + BSEC_OTP_CONF_OFF, BSEC_CONF_POWER_UP);
156 mask = BSEC_MODE_PWR_MASK;
157 } else {
158 clrbits_le32(base + BSEC_OTP_CONF_OFF, BSEC_CONF_POWER_UP);
159 mask = 0;
160 }
161
162 /* waiting loop */
163 return readl_poll_timeout(base + BSEC_OTP_STATUS_OFF,
164 val, (val & BSEC_MODE_PWR_MASK) == mask,
165 BSEC_TIMEOUT_US);
166}
167
168/**
169 * bsec_shadow_register() - copy safmen otp to bsec data
Patrick Delaunay6292db12022-02-15 16:08:51 +0100170 * @dev: bsec IP device
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200171 * @base: base address of bsec IP
172 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
173 * Return: 0 if no error
174 */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100175static int bsec_shadow_register(struct udevice *dev, u32 base, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200176{
177 u32 val;
178 int ret;
179 bool power_up = false;
180
181 /* check if shadowing of otp is locked */
182 if (bsec_read_SR_lock(base, otp))
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100183 dev_dbg(dev, "OTP %d is locked and refreshed with 0\n",
184 otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200185
186 /* check if safemem is power up */
187 val = readl(base + BSEC_OTP_STATUS_OFF);
188 if (!(val & BSEC_MODE_PWR_MASK)) {
189 ret = bsec_power_safmem(base, true);
190 if (ret)
191 return ret;
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100192 power_up = true;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200193 }
194 /* set BSEC_OTP_CTRL_OFF with the otp value*/
195 writel(otp | BSEC_READ, base + BSEC_OTP_CTRL_OFF);
196
197 /* check otp status*/
198 ret = readl_poll_timeout(base + BSEC_OTP_STATUS_OFF,
199 val, (val & BSEC_MODE_BUSY_MASK) == 0,
200 BSEC_TIMEOUT_US);
201 if (ret)
202 return ret;
203
204 ret = bsec_check_error(base, otp);
205
206 if (power_up)
207 bsec_power_safmem(base, false);
208
209 return ret;
210}
211
212/**
213 * bsec_read_shadow() - read an otp data value from shadow
Patrick Delaunay6292db12022-02-15 16:08:51 +0100214 * @dev: bsec IP device
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200215 * @base: base address of bsec IP
216 * @val: read value
217 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
218 * Return: 0 if no error
219 */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100220static int bsec_read_shadow(struct udevice *dev, u32 base, u32 *val, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200221{
222 *val = readl(base + BSEC_OTP_DATA_OFF + otp * sizeof(u32));
223
224 return bsec_check_error(base, otp);
225}
226
227/**
228 * bsec_write_shadow() - write value in BSEC data register in shadow
Patrick Delaunay6292db12022-02-15 16:08:51 +0100229 * @dev: bsec IP device
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200230 * @base: base address of bsec IP
231 * @val: value to write
232 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
233 * Return: 0 if no error
234 */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100235static int bsec_write_shadow(struct udevice *dev, u32 base, u32 val, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200236{
237 /* check if programming of otp is locked */
238 if (bsec_read_SW_lock(base, otp))
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100239 dev_dbg(dev, "OTP %d is lock, write will be ignore\n", otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200240
241 writel(val, base + BSEC_OTP_DATA_OFF + otp * sizeof(u32));
242
243 return bsec_check_error(base, otp);
244}
245
246/**
247 * bsec_program_otp() - program a bit in SAFMEM
Patrick Delaunay6292db12022-02-15 16:08:51 +0100248 * @dev: bsec IP device
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200249 * @base: base address of bsec IP
250 * @val: value to program
251 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
252 * after the function the otp data is not refreshed in shadow
253 * Return: 0 if no error
254 */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100255static int bsec_program_otp(struct udevice *dev, long base, u32 val, u32 otp)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200256{
257 u32 ret;
258 bool power_up = false;
259
260 if (bsec_read_SP_lock(base, otp))
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100261 dev_dbg(dev, "OTP %d locked, prog will be ignore\n", otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200262
263 if (readl(base + BSEC_OTP_LOCK_OFF) & (1 << BSEC_LOCK_PROGRAM))
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100264 dev_dbg(dev, "Global lock, prog will be ignore\n");
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200265
266 /* check if safemem is power up */
267 if (!(readl(base + BSEC_OTP_STATUS_OFF) & BSEC_MODE_PWR_MASK)) {
268 ret = bsec_power_safmem(base, true);
269 if (ret)
270 return ret;
271
272 power_up = true;
273 }
274 /* set value in write register*/
275 writel(val, base + BSEC_OTP_WRDATA_OFF);
276
277 /* set BSEC_OTP_CTRL_OFF with the otp value */
278 writel(otp | BSEC_WRITE, base + BSEC_OTP_CTRL_OFF);
279
280 /* check otp status*/
281 ret = readl_poll_timeout(base + BSEC_OTP_STATUS_OFF,
282 val, (val & BSEC_MODE_BUSY_MASK) == 0,
283 BSEC_TIMEOUT_US);
284 if (ret)
285 return ret;
286
287 if (val & BSEC_MODE_PROGFAIL_MASK)
288 ret = -EACCES;
289 else
290 ret = bsec_check_error(base, otp);
291
292 if (power_up)
293 bsec_power_safmem(base, false);
294
295 return ret;
296}
297
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100298/**
299 * bsec_permanent_lock_otp() - permanent lock of OTP in SAFMEM
300 * @dev: bsec IP device
301 * @base: base address of bsec IP
302 * @otp: otp number (0 - BSEC_OTP_MAX_VALUE)
303 * Return: 0 if no error
304 */
305static int bsec_permanent_lock_otp(struct udevice *dev, long base, uint32_t otp)
306{
307 int ret;
308 bool power_up = false;
309 u32 val, addr;
310
311 /* check if safemem is power up */
312 if (!(readl(base + BSEC_OTP_STATUS_OFF) & BSEC_MODE_PWR_MASK)) {
313 ret = bsec_power_safmem(base, true);
314 if (ret)
315 return ret;
316
317 power_up = true;
318 }
319
320 /*
321 * low OTPs = 2 bits word for low OTPs, 1 bits per word for upper OTP
322 * and only 16 bits used in WRDATA
323 */
324 if (otp < BSEC_OTP_UPPER_START) {
325 addr = otp / 8;
326 val = 0x03 << ((otp * 2) & 0xF);
327 } else {
328 addr = BSEC_OTP_UPPER_START / 8 +
329 ((otp - BSEC_OTP_UPPER_START) / 16);
330 val = 0x01 << (otp & 0xF);
331 }
332
333 /* set value in write register*/
334 writel(val, base + BSEC_OTP_WRDATA_OFF);
335
336 /* set BSEC_OTP_CTRL_OFF with the otp addr and lock request*/
337 writel(addr | BSEC_WRITE | BSEC_LOCK, base + BSEC_OTP_CTRL_OFF);
338
339 /* check otp status*/
340 ret = readl_poll_timeout(base + BSEC_OTP_STATUS_OFF,
341 val, (val & BSEC_MODE_BUSY_MASK) == 0,
342 BSEC_TIMEOUT_US);
343 if (ret)
344 return ret;
345
346 if (val & BSEC_MODE_PROGFAIL_MASK)
347 ret = -EACCES;
348 else
349 ret = bsec_check_error(base, otp);
350
351 if (power_up)
352 bsec_power_safmem(base, false);
353
354 return ret;
355}
356
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200357/* BSEC MISC driver *******************************************************/
Simon Glassb75b15b2020-12-03 16:55:23 -0700358struct stm32mp_bsec_plat {
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200359 u32 base;
360};
361
362static int stm32mp_bsec_read_otp(struct udevice *dev, u32 *val, u32 otp)
363{
Simon Glassb75b15b2020-12-03 16:55:23 -0700364 struct stm32mp_bsec_plat *plat;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200365 u32 tmp_data = 0;
366 int ret;
367
Patrick Delaunay72a57622021-10-11 09:52:50 +0200368 if (IS_ENABLED(CONFIG_ARM_SMCCC) && !IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200369 return stm32_smc(STM32_SMC_BSEC,
370 STM32_SMC_READ_OTP,
371 otp, 0, val);
372
Simon Glassfa20e932020-12-03 16:55:20 -0700373 plat = dev_get_plat(dev);
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200374
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200375 /* read current shadow value */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100376 ret = bsec_read_shadow(dev, plat->base, &tmp_data, otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200377 if (ret)
378 return ret;
379
380 /* copy otp in shadow */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100381 ret = bsec_shadow_register(dev, plat->base, otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200382 if (ret)
383 return ret;
384
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100385 ret = bsec_read_shadow(dev, plat->base, val, otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200386 if (ret)
387 return ret;
388
389 /* restore shadow value */
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100390 ret = bsec_write_shadow(dev, plat->base, tmp_data, otp);
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200391
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200392 return ret;
393}
394
395static int stm32mp_bsec_read_shadow(struct udevice *dev, u32 *val, u32 otp)
396{
Simon Glassb75b15b2020-12-03 16:55:23 -0700397 struct stm32mp_bsec_plat *plat;
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200398
Patrick Delaunay72a57622021-10-11 09:52:50 +0200399 if (IS_ENABLED(CONFIG_ARM_SMCCC) && !IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200400 return stm32_smc(STM32_SMC_BSEC,
401 STM32_SMC_READ_SHADOW,
402 otp, 0, val);
403
Simon Glassfa20e932020-12-03 16:55:20 -0700404 plat = dev_get_plat(dev);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200405
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100406 return bsec_read_shadow(dev, plat->base, val, otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200407}
408
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100409static int stm32mp_bsec_read_lock(struct udevice *dev, u32 *val, u32 otp)
410{
Simon Glassb75b15b2020-12-03 16:55:23 -0700411 struct stm32mp_bsec_plat *plat = dev_get_plat(dev);
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100412 u32 wrlock;
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100413
414 /* return OTP permanent write lock status */
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100415 wrlock = bsec_read_lock(plat->base + BSEC_WRLOCK_OFF, otp);
416
417 *val = 0;
418 if (wrlock)
419 *val = BSEC_LOCK_PERM;
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100420
421 return 0;
422}
423
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200424static int stm32mp_bsec_write_otp(struct udevice *dev, u32 val, u32 otp)
425{
Simon Glassb75b15b2020-12-03 16:55:23 -0700426 struct stm32mp_bsec_plat *plat;
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200427
Patrick Delaunay72a57622021-10-11 09:52:50 +0200428 if (IS_ENABLED(CONFIG_ARM_SMCCC) && !IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200429 return stm32_smc_exec(STM32_SMC_BSEC,
430 STM32_SMC_PROG_OTP,
431 otp, val);
432
Simon Glassfa20e932020-12-03 16:55:20 -0700433 plat = dev_get_plat(dev);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200434
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100435 return bsec_program_otp(dev, plat->base, val, otp);
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200436
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200437}
438
439static int stm32mp_bsec_write_shadow(struct udevice *dev, u32 val, u32 otp)
440{
Simon Glassb75b15b2020-12-03 16:55:23 -0700441 struct stm32mp_bsec_plat *plat;
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200442
Patrick Delaunay72a57622021-10-11 09:52:50 +0200443 if (IS_ENABLED(CONFIG_ARM_SMCCC) && !IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200444 return stm32_smc_exec(STM32_SMC_BSEC,
445 STM32_SMC_WRITE_SHADOW,
446 otp, val);
447
Simon Glassfa20e932020-12-03 16:55:20 -0700448 plat = dev_get_plat(dev);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200449
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100450 return bsec_write_shadow(dev, plat->base, val, otp);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200451}
452
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100453static int stm32mp_bsec_write_lock(struct udevice *dev, u32 val, u32 otp)
454{
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100455 struct stm32mp_bsec_plat *plat;
456
457 /* only permanent write lock is supported in U-Boot */
458 if (!(val & BSEC_LOCK_PERM)) {
459 dev_dbg(dev, "lock option without BSEC_LOCK_PERM: %x\n", val);
460 return 0; /* nothing to do */
461 }
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200462
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100463 if (IS_ENABLED(CONFIG_ARM_SMCCC) && !IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100464 return stm32_smc_exec(STM32_SMC_BSEC,
465 STM32_SMC_WRLOCK_OTP,
466 otp, 0);
Patrick Delaunayb9201a72022-02-15 16:08:50 +0100467
468 plat = dev_get_plat(dev);
469
470 return bsec_permanent_lock_otp(dev, plat->base, otp);
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100471
472 return -EINVAL;
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100473}
474
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200475static int stm32mp_bsec_read(struct udevice *dev, int offset,
476 void *buf, int size)
477{
478 int ret;
479 int i;
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100480 bool shadow = true, lock = false;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200481 int nb_otp = size / sizeof(u32);
482 int otp;
Patrick Delaunay4c7c0742019-06-21 15:26:43 +0200483 unsigned int offs = offset;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200484
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100485 if (offs >= STM32_BSEC_LOCK_OFFSET) {
486 offs -= STM32_BSEC_LOCK_OFFSET;
487 lock = true;
488 } else if (offs >= STM32_BSEC_OTP_OFFSET) {
Patrick Delaunay4c7c0742019-06-21 15:26:43 +0200489 offs -= STM32_BSEC_OTP_OFFSET;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200490 shadow = false;
491 }
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200492
Patrick Delaunay3b7dbd42020-02-12 19:37:37 +0100493 if ((offs % 4) || (size % 4))
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200494 return -EINVAL;
Patrick Delaunay7e5f8e32019-08-02 13:08:02 +0200495
496 otp = offs / sizeof(u32);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200497
Patrick Delaunay7e5f8e32019-08-02 13:08:02 +0200498 for (i = otp; i < (otp + nb_otp) && i <= BSEC_OTP_MAX_VALUE; i++) {
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200499 u32 *addr = &((u32 *)buf)[i - otp];
500
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100501 if (lock)
502 ret = stm32mp_bsec_read_lock(dev, addr, i);
503 else if (shadow)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200504 ret = stm32mp_bsec_read_shadow(dev, addr, i);
505 else
506 ret = stm32mp_bsec_read_otp(dev, addr, i);
507
508 if (ret)
509 break;
510 }
Patrick Delaunay7e5f8e32019-08-02 13:08:02 +0200511 if (ret)
512 return ret;
513 else
514 return (i - otp) * 4;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200515}
516
517static int stm32mp_bsec_write(struct udevice *dev, int offset,
518 const void *buf, int size)
519{
520 int ret = 0;
521 int i;
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100522 bool shadow = true, lock = false;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200523 int nb_otp = size / sizeof(u32);
524 int otp;
Patrick Delaunay4c7c0742019-06-21 15:26:43 +0200525 unsigned int offs = offset;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200526
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100527 if (offs >= STM32_BSEC_LOCK_OFFSET) {
528 offs -= STM32_BSEC_LOCK_OFFSET;
529 lock = true;
530 } else if (offs >= STM32_BSEC_OTP_OFFSET) {
Patrick Delaunay4c7c0742019-06-21 15:26:43 +0200531 offs -= STM32_BSEC_OTP_OFFSET;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200532 shadow = false;
533 }
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200534
Patrick Delaunay3b7dbd42020-02-12 19:37:37 +0100535 if ((offs % 4) || (size % 4))
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200536 return -EINVAL;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200537
Patrick Delaunay7e5f8e32019-08-02 13:08:02 +0200538 otp = offs / sizeof(u32);
539
540 for (i = otp; i < otp + nb_otp && i <= BSEC_OTP_MAX_VALUE; i++) {
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200541 u32 *val = &((u32 *)buf)[i - otp];
542
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100543 if (lock)
544 ret = stm32mp_bsec_write_lock(dev, *val, i);
545 else if (shadow)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200546 ret = stm32mp_bsec_write_shadow(dev, *val, i);
547 else
548 ret = stm32mp_bsec_write_otp(dev, *val, i);
549 if (ret)
550 break;
551 }
Patrick Delaunay7e5f8e32019-08-02 13:08:02 +0200552 if (ret)
553 return ret;
554 else
555 return (i - otp) * 4;
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200556}
557
558static const struct misc_ops stm32mp_bsec_ops = {
559 .read = stm32mp_bsec_read,
560 .write = stm32mp_bsec_write,
561};
562
Simon Glassaad29ae2020-12-03 16:55:21 -0700563static int stm32mp_bsec_of_to_plat(struct udevice *dev)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200564{
Simon Glassb75b15b2020-12-03 16:55:23 -0700565 struct stm32mp_bsec_plat *plat = dev_get_plat(dev);
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200566
567 plat->base = (u32)dev_read_addr_ptr(dev);
568
569 return 0;
570}
571
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100572static int stm32mp_bsec_probe(struct udevice *dev)
573{
574 int otp;
Simon Glassb75b15b2020-12-03 16:55:23 -0700575 struct stm32mp_bsec_plat *plat;
Patrick Delaunayaaf1f962021-02-25 13:43:07 +0100576 struct clk_bulk clk_bulk;
577 int ret;
578
579 ret = clk_get_bulk(dev, &clk_bulk);
580 if (!ret) {
581 ret = clk_enable_bulk(&clk_bulk);
582 if (ret)
583 return ret;
584 }
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100585
Patrick Delaunayb6cc5052020-05-25 12:19:41 +0200586 /*
587 * update unlocked shadow for OTP cleared by the rom code
Patrick Delaunaydd2ca252021-10-11 09:52:48 +0200588 * only executed in SPL, it is done in TF-A for TFABOOT
Patrick Delaunayb6cc5052020-05-25 12:19:41 +0200589 */
Patrick Delaunaydd2ca252021-10-11 09:52:48 +0200590 if (IS_ENABLED(CONFIG_SPL_BUILD)) {
Simon Glassfa20e932020-12-03 16:55:20 -0700591 plat = dev_get_plat(dev);
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200592
593 for (otp = 57; otp <= BSEC_OTP_MAX_VALUE; otp++)
594 if (!bsec_read_SR_lock(plat->base, otp))
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100595 bsec_shadow_register(dev, plat->base, otp);
Patrick Delaunay1dffeaf2020-07-31 16:31:51 +0200596 }
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100597
598 return 0;
599}
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100600
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200601static const struct udevice_id stm32mp_bsec_ids[] = {
Patrick Delaunaybdd71362019-02-27 17:01:27 +0100602 { .compatible = "st,stm32mp15-bsec" },
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200603 {}
604};
605
606U_BOOT_DRIVER(stm32mp_bsec) = {
607 .name = "stm32mp_bsec",
608 .id = UCLASS_MISC,
609 .of_match = stm32mp_bsec_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700610 .of_to_plat = stm32mp_bsec_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -0700611 .plat_auto = sizeof(struct stm32mp_bsec_plat),
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200612 .ops = &stm32mp_bsec_ops,
Patrick Delaunayf95686b2019-02-27 17:01:28 +0100613 .probe = stm32mp_bsec_probe,
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200614};
Patrick Delaunay6332c042020-06-16 18:27:44 +0200615
616bool bsec_dbgswenable(void)
617{
618 struct udevice *dev;
Simon Glassb75b15b2020-12-03 16:55:23 -0700619 struct stm32mp_bsec_plat *plat;
Patrick Delaunay6332c042020-06-16 18:27:44 +0200620 int ret;
621
622 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700623 DM_DRIVER_GET(stm32mp_bsec), &dev);
Patrick Delaunay6332c042020-06-16 18:27:44 +0200624 if (ret || !dev) {
Patrick Delaunayfbefc102020-11-06 19:01:31 +0100625 log_debug("bsec driver not available\n");
Patrick Delaunay6332c042020-06-16 18:27:44 +0200626 return false;
627 }
628
Simon Glassfa20e932020-12-03 16:55:20 -0700629 plat = dev_get_plat(dev);
Patrick Delaunay6332c042020-06-16 18:27:44 +0200630 if (readl(plat->base + BSEC_DENABLE_OFF) & BSEC_DENABLE_DBGSWENABLE)
631 return true;
632
633 return false;
634}