blob: b9f6489619af04650c76c61861cb09a23cc1e79e [file] [log] [blame]
Yusuke Godacf236022008-03-11 12:55:12 +09001/*
2 * Configuation settings for the Renesas R7780MP board
3 *
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +09004 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
Yusuke Godacf236022008-03-11 12:55:12 +09005 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Yusuke Godacf236022008-03-11 12:55:12 +09008 */
9
10#ifndef __R7780RP_H
11#define __R7780RP_H
12
Yusuke Godacf236022008-03-11 12:55:12 +090013#define CONFIG_CPU_SH7780 1
14#define CONFIG_R7780MP 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020015#define CONFIG_SYS_R7780MP_OLD_FLASH 1
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090016#define __LITTLE_ENDIAN__ 1
Yusuke Godacf236022008-03-11 12:55:12 +090017
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
19
Yusuke Godacf236022008-03-11 12:55:12 +090020#define CONFIG_CONS_SCIF0 1
21
Yusuke Godacf236022008-03-11 12:55:12 +090022#define CONFIG_ENV_OVERWRITE 1
23
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_SDRAM_BASE (0x08000000)
25#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090026
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_PBSIZE 256
Yusuke Godacf236022008-03-11 12:55:12 +090029
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +020031#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
Yusuke Godacf236022008-03-11 12:55:12 +090032
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090033/* Flash board support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_FLASH_BASE (0xA0000000)
35#ifdef CONFIG_SYS_R7780MP_OLD_FLASH
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090036/* NOR Flash (S29PL127J60TFI130) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
38# define CONFIG_SYS_MAX_FLASH_BANKS (2)
39# define CONFIG_SYS_MAX_FLASH_SECT 270
40# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
41 CONFIG_SYS_FLASH_BASE + 0x100000,\
42 CONFIG_SYS_FLASH_BASE + 0x400000,\
43 CONFIG_SYS_FLASH_BASE + 0x700000, }
44#else /* CONFIG_SYS_R7780MP_OLD_FLASH */
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090045/* NOR Flash (Spantion S29GL256P) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046# define CONFIG_SYS_MAX_FLASH_BANKS (1)
47# define CONFIG_SYS_MAX_FLASH_SECT 256
48# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
49#endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
Yusuke Godacf236022008-03-11 12:55:12 +090050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090052/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
54#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090055/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090057
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
59#define CONFIG_SYS_RX_ETH_BUFFER (8)
Yusuke Godacf236022008-03-11 12:55:12 +090060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020062#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
64#undef CONFIG_SYS_FLASH_QUIET_TEST
Yusuke Godacf236022008-03-11 12:55:12 +090065/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_FLASH_EMPTY_INFO
Yusuke Godacf236022008-03-11 12:55:12 +090067
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020068#define CONFIG_ENV_SECT_SIZE (256 * 1024)
69#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
71#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
72#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yusuke Godacf236022008-03-11 12:55:12 +090073
74/* Board Clock */
75#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090076#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
77#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD32e6acc2009-06-04 12:06:48 +020078#define CONFIG_SYS_TMU_CLK_DIV 4
Yusuke Godacf236022008-03-11 12:55:12 +090079
80/* PCI Controller */
81#if defined(CONFIG_CMD_PCI)
Yusuke Godacf236022008-03-11 12:55:12 +090082#define CONFIG_SH4_PCI
Nobuhiro Iwamatsu5aa5d672008-03-24 02:11:26 +090083#define CONFIG_SH7780_PCI
Yoshihiro Shimoda30e055b2009-02-25 14:26:42 +090084#define CONFIG_SH7780_PCI_LSR 0x07f00001
85#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
86#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yusuke Godacf236022008-03-11 12:55:12 +090087#define CONFIG_PCI_SCAN_SHOW 1
Yusuke Godacf236022008-03-11 12:55:12 +090088#define __mem_pci
89
90#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
91#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
92#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
93
94#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
95#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
96#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
Nobuhiro Iwamatsu41773f52009-07-08 11:42:19 +090097#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
98#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
99#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Yusuke Godacf236022008-03-11 12:55:12 +0900100#endif /* CONFIG_CMD_PCI */
101
102#if defined(CONFIG_CMD_NET)
Marcel Ziswilere7422af2009-09-09 21:09:00 +0200103/* AX88796L Support(NE2000 base chip) */
Yusuke Godacf236022008-03-11 12:55:12 +0900104#define CONFIG_DRIVER_AX88796L
105#define CONFIG_DRIVER_NE2000_BASE 0xA4100000
106#endif
107
108/* Compact flash Support */
Simon Glassb569a012017-05-17 03:25:30 -0600109#if defined(CONFIG_IDE)
Yusuke Godacf236022008-03-11 12:55:12 +0900110#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_PIO_MODE 1
112#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
113#define CONFIG_SYS_IDE_MAXDEVICE 1
114#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
115#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
116#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
117#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
118#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaud036c6b42010-08-08 05:17:05 +0530119#define CONFIG_IDE_SWAP_IO
Simon Glassb569a012017-05-17 03:25:30 -0600120#endif /* CONFIG_IDE */
Yusuke Godacf236022008-03-11 12:55:12 +0900121
122#endif /* __R7780RP_H */