blob: 6d7da854945d6272414d89898e3e80ecd4087a93 [file] [log] [blame]
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala3ab0b2d2008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galaf6f382b2010-05-21 04:05:14 -050014#include "../board/freescale/common/ics307_clk.h"
15
Kumar Galae727a362011-01-12 02:48:53 -060016#ifndef CONFIG_RESET_VECTOR_ADDRESS
17#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
18#endif
19
Kumar Gala90a535b2010-11-12 08:22:01 -060020#ifndef CONFIG_SYS_MONITOR_BASE
21#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
22#endif
23
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050024/* High Level Configuration Options */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050025#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050026
Robert P. J. Daya8099812016-05-03 19:52:49 -040027#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
28#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
29#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050030#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000031#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050032#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050033#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050034
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050035#define CONFIG_TSEC_ENET /* tsec ethernet support */
36#define CONFIG_ENV_OVERWRITE
37
Kumar Galaf6f382b2010-05-21 04:05:14 -050038#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
39#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wangbcf35e52008-10-03 12:37:41 -040040#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050041
42/*
43 * These can be toggled for performance analysis, otherwise use default.
44 */
45#define CONFIG_L2_CACHE /* toggle L2 cache */
46#define CONFIG_BTB /* toggle branch predition */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050047
48#define CONFIG_ENABLE_36BIT_PHYS 1
49
Kumar Galae0f97412009-01-23 14:22:14 -060050#ifdef CONFIG_PHYS_64BIT
51#define CONFIG_ADDR_MAP 1
52#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
53#endif
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
56#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050057
58/*
Kumar Gala90a535b2010-11-12 08:22:01 -060059 * Config the L2 Cache as L2 SRAM
60 */
61#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
62#ifdef CONFIG_PHYS_64BIT
63#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
64#else
65#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
66#endif
67#define CONFIG_SYS_L2_SIZE (512 << 10)
68#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
69
Timur Tabid8f341c2011-08-04 18:03:41 -050070#define CONFIG_SYS_CCSRBAR 0xffe00000
71#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050072
Kumar Gala842aa5b2011-11-09 09:10:49 -060073#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050074#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Gala90a535b2010-11-12 08:22:01 -060075#endif
76
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050077/* DDR Setup */
Kumar Gala6630ffb2009-02-06 09:56:35 -060078#define CONFIG_VERY_BIG_RAM
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050079#undef CONFIG_FSL_DDR_INTERACTIVE
80#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
81#define CONFIG_DDR_SPD
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050082
York Sun5e8435a2011-01-25 21:51:29 -080083#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080084#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050085#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
88#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050089
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050090#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL 2
92
93/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -050095#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
96#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
97
98/* These are used when DDR doesn't use SPD. */
Dave Liu6b78b162008-11-28 20:16:58 +080099#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
100#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
101#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
102#define CONFIG_SYS_DDR_TIMING_3 0x00020000
103#define CONFIG_SYS_DDR_TIMING_0 0x00260802
104#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
105#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
106#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800108#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liu6b78b162008-11-28 20:16:58 +0800110#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
111#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liu6b78b162008-11-28 20:16:58 +0800113#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
114#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
117#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
118#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500119
120/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500121 * Make sure required options are set
122 */
123#ifndef CONFIG_SPD_EEPROM
124#error ("CONFIG_SPD_EEPROM is required")
125#endif
126
127#undef CONFIG_CLOCKS_IN_MHZ
128
129/*
130 * Memory map
131 *
132 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
133 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
134 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
135 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
136 *
137 * Localbus cacheable (TBD)
138 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
139 *
140 * Localbus non-cacheable
141 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
142 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100143 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500144 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
145 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
146 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
147 */
148
149/*
150 * Local Bus Definitions
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galae0f97412009-01-23 14:22:14 -0600153#ifdef CONFIG_PHYS_64BIT
154#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
155#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600156#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600157#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500158
Kumar Gala90a535b2010-11-12 08:22:01 -0600159#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000160 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Gala90a535b2010-11-12 08:22:01 -0600161#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500162
Kumar Gala4be8b572008-12-02 14:19:34 -0600163#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
164#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500165
Kumar Galae0f97412009-01-23 14:22:14 -0600166#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500168#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
172#undef CONFIG_SYS_FLASH_CHECKSUM
173#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500175
Kumar Gala90a535b2010-11-12 08:22:01 -0600176#undef CONFIG_SYS_RAMBOOT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500177
178#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_SYS_FLASH_EMPTY_INFO
181#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500182
183#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
184
Kumar Gala362b9982010-11-19 08:53:25 -0600185#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500186#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
187#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galae0f97412009-01-23 14:22:14 -0600188#ifdef CONFIG_PHYS_64BIT
189#define PIXIS_BASE_PHYS 0xfffdf0000ull
190#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600191#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600192#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500193
Kumar Gala0f492b42008-12-02 14:19:33 -0600194#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500196
197#define PIXIS_ID 0x0 /* Board ID at offset 0 */
198#define PIXIS_VER 0x1 /* Board version at offset 1 */
199#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
200#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
201#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
202#define PIXIS_PWR 0x5 /* PIXIS Power status register */
203#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
204#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
205#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
206#define PIXIS_VCTL 0x10 /* VELA Control Register */
207#define PIXIS_VSTAT 0x11 /* VELA Status Register */
208#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
209#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
210#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
211#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500212#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
213#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
214#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
215#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
216#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500217#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
218#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
219#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
220#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
221#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
222#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
223#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
224#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
225#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
226#define PIXIS_VWATCH 0x24 /* Watchdog Register */
227#define PIXIS_LED 0x25 /* LED Register */
228
Kumar Gala90a535b2010-11-12 08:22:01 -0600229#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
230
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500231/* old pixis referenced names */
232#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
233#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yuc49bce42008-10-10 11:40:59 +0800235#define PIXIS_VSPEED2_TSEC1SER 0x8
236#define PIXIS_VSPEED2_TSEC2SER 0x4
237#define PIXIS_VSPEED2_TSEC3SER 0x2
238#define PIXIS_VSPEED2_TSEC4SER 0x1
239#define PIXIS_VCFGEN1_TSEC1SER 0x20
240#define PIXIS_VCFGEN1_TSEC2SER 0x20
241#define PIXIS_VCFGEN1_TSEC3SER 0x20
242#define PIXIS_VCFGEN1_TSEC4SER 0x20
243#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
244 | PIXIS_VSPEED2_TSEC2SER \
245 | PIXIS_VSPEED2_TSEC3SER \
246 | PIXIS_VSPEED2_TSEC4SER)
247#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
248 | PIXIS_VCFGEN1_TSEC2SER \
249 | PIXIS_VCFGEN1_TSEC3SER \
250 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_INIT_RAM_LOCK 1
253#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200254#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500255
Wolfgang Denk0191e472010-10-26 14:34:52 +0200256#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
260#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500261
Kumar Gala90a535b2010-11-12 08:22:01 -0600262#ifndef CONFIG_NAND_SPL
Haiying Wang9fce13f2008-10-29 13:32:59 -0400263#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Galae0f97412009-01-23 14:22:14 -0600264#ifdef CONFIG_PHYS_64BIT
265#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
266#else
Haiying Wang9fce13f2008-10-29 13:32:59 -0400267#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Galae0f97412009-01-23 14:22:14 -0600268#endif
Kumar Gala90a535b2010-11-12 08:22:01 -0600269#else
270#define CONFIG_SYS_NAND_BASE 0xfff00000
271#ifdef CONFIG_PHYS_64BIT
272#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
273#else
274#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
275#endif
276#endif
277
Haiying Wang9fce13f2008-10-29 13:32:59 -0400278#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
279 CONFIG_SYS_NAND_BASE + 0x40000, \
280 CONFIG_SYS_NAND_BASE + 0x80000,\
281 CONFIG_SYS_NAND_BASE + 0xC0000}
282#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100283#define CONFIG_NAND_FSL_ELBC 1
Haiying Wang9fce13f2008-10-29 13:32:59 -0400284#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +0530285#define CONFIG_SYS_NAND_MAX_OOBFREE 5
286#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wang9fce13f2008-10-29 13:32:59 -0400287
Kumar Gala90a535b2010-11-12 08:22:01 -0600288/* NAND boot: 4K NAND loader config */
289#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
290#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
291#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
292#define CONFIG_SYS_NAND_U_BOOT_START \
293 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
294#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
295#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
296#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
297
Haiying Wang9fce13f2008-10-29 13:32:59 -0400298/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500299#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100300 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
301 | BR_PS_8 /* Port Size = 8 bit */ \
302 | BR_MS_FCM /* MSEL = FCM */ \
303 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500304#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100305 | OR_FCM_PGS /* Large Page*/ \
306 | OR_FCM_CSCT \
307 | OR_FCM_CST \
308 | OR_FCM_CHT \
309 | OR_FCM_SCY_1 \
310 | OR_FCM_TRLX \
311 | OR_FCM_EHTR)
Haiying Wang9fce13f2008-10-29 13:32:59 -0400312
Kumar Gala90a535b2010-11-12 08:22:01 -0600313#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
314#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500315#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
316#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000317#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100318 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
319 | BR_PS_8 /* Port Size = 8 bit */ \
320 | BR_MS_FCM /* MSEL = FCM */ \
321 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500322#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabib56570c2012-07-06 07:39:26 +0000323#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100324 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
325 | BR_PS_8 /* Port Size = 8 bit */ \
326 | BR_MS_FCM /* MSEL = FCM */ \
327 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500328#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400329
Timur Tabib56570c2012-07-06 07:39:26 +0000330#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100331 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
332 | BR_PS_8 /* Port Size = 8 bit */ \
333 | BR_MS_FCM /* MSEL = FCM */ \
334 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500335#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang9fce13f2008-10-29 13:32:59 -0400336
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500337/* Serial Port - controlled on board with jumper J8
338 * open - index 2
339 * shorted - index 1
340 */
341#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_NS16550_SERIAL
343#define CONFIG_SYS_NS16550_REG_SIZE 1
344#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala90a535b2010-11-12 08:22:01 -0600345#ifdef CONFIG_NAND_SPL
346#define CONFIG_NS16550_MIN_FUNCTIONS
347#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500350 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
351
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
353#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500354
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500355/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200356#define CONFIG_SYS_I2C
357#define CONFIG_SYS_I2C_FSL
358#define CONFIG_SYS_FSL_I2C_SPEED 400000
359#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
360#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
361#define CONFIG_SYS_FSL_I2C2_SPEED 400000
362#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
363#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
364#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500366
367/*
Haiying Wang374130f2008-10-03 11:47:30 -0400368 * I2C2 EEPROM
369 */
370#define CONFIG_ID_EEPROM
371#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang374130f2008-10-03 11:47:30 -0400373#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
375#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
376#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang374130f2008-10-03 11:47:30 -0400377
378/*
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500379 * General PCI
380 * Memory space is mapped 1-1, but I/O space must start from 0.
381 */
382
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500383/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600384#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600385#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600386#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500387#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600388#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
389#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600390#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600391#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Galae0f97412009-01-23 14:22:14 -0600392#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600394#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600395#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600396#ifdef CONFIG_PHYS_64BIT
397#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
398#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Galae0f97412009-01-23 14:22:14 -0600400#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500402
403/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600404#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600405#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600406#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500407#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600408#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
409#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600410#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600411#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600412#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600414#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600415#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
418#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Galae0f97412009-01-23 14:22:14 -0600420#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500422
423/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galad165dc52010-12-17 06:53:52 -0600424#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600425#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600426#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500427#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600428#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
429#else
Kumar Gala2275d0e2009-02-09 22:03:05 -0600430#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600431#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Galae0f97412009-01-23 14:22:14 -0600432#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600434#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600435#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Galae0f97412009-01-23 14:22:14 -0600436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
438#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Galae0f97412009-01-23 14:22:14 -0600440#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500442
443#if defined(CONFIG_PCI)
444
445/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600446#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500447
448/* video */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500449
450#if defined(CONFIG_VIDEO)
451#define CONFIG_BIOSEMU
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500452#define CONFIG_ATI_RADEON_FB
453#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500455#endif
456
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500457#undef CONFIG_EEPRO100
458#undef CONFIG_TULIP
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500459
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500460#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600461 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
462 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500463 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
464#endif
465
466#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500467
468#ifdef CONFIG_SCSI_AHCI
469#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
471#define CONFIG_SYS_SCSI_MAX_LUN 1
472#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
473#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500474#endif /* SCSI */
475
476#endif /* CONFIG_PCI */
477
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500478#if defined(CONFIG_TSEC_ENET)
479
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500480#define CONFIG_MII 1 /* MII PHY management */
481#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
482#define CONFIG_TSEC1 1
483#define CONFIG_TSEC1_NAME "eTSEC1"
484#define CONFIG_TSEC2 1
485#define CONFIG_TSEC2_NAME "eTSEC2"
486#define CONFIG_TSEC3 1
487#define CONFIG_TSEC3_NAME "eTSEC3"
488#define CONFIG_TSEC4 1
489#define CONFIG_TSEC4_NAME "eTSEC4"
490
Liu Yuc49bce42008-10-10 11:40:59 +0800491#define CONFIG_PIXIS_SGMII_CMD
492#define CONFIG_FSL_SGMII_RISER 1
493#define SGMII_RISER_PHY_OFFSET 0x1c
494
495#ifdef CONFIG_FSL_SGMII_RISER
496#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
497#endif
498
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500499#define TSEC1_PHY_ADDR 0
500#define TSEC2_PHY_ADDR 1
501#define TSEC3_PHY_ADDR 2
502#define TSEC4_PHY_ADDR 3
503
504#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
505#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
506#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
507#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
508
509#define TSEC1_PHYIDX 0
510#define TSEC2_PHYIDX 0
511#define TSEC3_PHYIDX 0
512#define TSEC4_PHYIDX 0
513
514#define CONFIG_ETHPRIME "eTSEC1"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500515#endif /* CONFIG_TSEC_ENET */
516
517/*
518 * Environment
519 */
Kumar Gala90a535b2010-11-12 08:22:01 -0600520
521#if defined(CONFIG_SYS_RAMBOOT)
Kumar Gala90a535b2010-11-12 08:22:01 -0600522
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500523#else
Kumar Gala90a535b2010-11-12 08:22:01 -0600524 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
525 #define CONFIG_ENV_ADDR 0xfff80000
526 #else
527 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
528 #endif
529 #define CONFIG_ENV_SIZE 0x2000
530 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500531#endif
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500532
533#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500535
536/*
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800537 * USB
538 */
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800539
Tom Riniceed5d22017-05-12 22:33:27 -0400540#ifdef CONFIG_USB_EHCI_HCD
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800541#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800542#define CONFIG_PCI_EHCI_DEVICE 0
Zhao Chenhui36f15a82011-03-04 16:31:41 +0800543#endif
544
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500545#undef CONFIG_WATCHDOG /* watchdog disabled */
546
547/*
548 * Miscellaneous configurable options
549 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500551#define CONFIG_CMDLINE_EDITING /* Command-line editing */
552#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500554
555/*
556 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500557 * have to be in the first 64 MB of memory, since this is
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500558 * the maximum mapped by the Linux kernel during initialization.
559 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500560#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
561#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500562
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500563#if defined(CONFIG_CMD_KGDB)
564#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500565#endif
566
567/*
568 * Environment Configuration
569 */
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500570#if defined(CONFIG_TSEC_ENET)
571#define CONFIG_HAS_ETH0
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500572#define CONFIG_HAS_ETH1
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500573#define CONFIG_HAS_ETH2
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500574#define CONFIG_HAS_ETH3
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500575#endif
576
577#define CONFIG_IPADDR 192.168.1.254
578
579#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000580#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000581#define CONFIG_BOOTFILE "uImage"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500582#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
583
584#define CONFIG_SERVERIP 192.168.1.1
585#define CONFIG_GATEWAYIP 192.168.1.1
586#define CONFIG_NETMASK 255.255.255.0
587
588/* default location for tftp and bootm */
589#define CONFIG_LOADADDR 1000000
590
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500591#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia39bb2f22012-12-20 19:36:12 +0000592"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200593"netdev=eth0\0" \
594"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
595"tftpflash=tftpboot $loadaddr $uboot; " \
596 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
597 " +$filesize; " \
598 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
599 " +$filesize; " \
600 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
601 " $filesize; " \
602 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " +$filesize; " \
604 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
605 " $filesize\0" \
606"consoledev=ttyS0\0" \
607"ramdiskaddr=2000000\0" \
608"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500609"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200610"fdtfile=8572ds/mpc8572ds.dtb\0" \
611"bdev=sda3\0"
Kumar Gala3ab0b2d2008-08-12 11:13:08 -0500612
613#define CONFIG_HDBOOT \
614 "setenv bootargs root=/dev/$bdev rw " \
615 "console=$consoledev,$baudrate $othbootargs;" \
616 "tftp $loadaddr $bootfile;" \
617 "tftp $fdtaddr $fdtfile;" \
618 "bootm $loadaddr - $fdtaddr"
619
620#define CONFIG_NFSBOOTCOMMAND \
621 "setenv bootargs root=/dev/nfs rw " \
622 "nfsroot=$serverip:$rootpath " \
623 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
624 "console=$consoledev,$baudrate $othbootargs;" \
625 "tftp $loadaddr $bootfile;" \
626 "tftp $fdtaddr $fdtfile;" \
627 "bootm $loadaddr - $fdtaddr"
628
629#define CONFIG_RAMBOOTCOMMAND \
630 "setenv bootargs root=/dev/ram rw " \
631 "console=$consoledev,$baudrate $othbootargs;" \
632 "tftp $ramdiskaddr $ramdiskfile;" \
633 "tftp $loadaddr $bootfile;" \
634 "tftp $fdtaddr $fdtfile;" \
635 "bootm $loadaddr $ramdiskaddr $fdtaddr"
636
637#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
638
639#endif /* __CONFIG_H */