blob: ef4dfef4965c32656b413e9cdf8087d0d7411043 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Camelia Grozada9bc4e2023-07-11 15:49:25 +03004 * Copyright 2023 NXP
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05305 */
6
Tom Rinidec7ea02024-05-20 13:35:03 -06007#include <config.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05308#include <command.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06009#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070010#include <fdt_support.h>
Zhao Qiang81136a12015-08-28 10:31:50 +080011#include <hwconfig.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060012#include <image.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053015#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#include <linux/compiler.h>
18#include <asm/mmu.h>
19#include <asm/processor.h>
20#include <asm/cache.h>
21#include <asm/immap_85xx.h>
Zhao Qiang81136a12015-08-28 10:31:50 +080022#include <asm/fsl_fdt.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053023#include <asm/fsl_law.h>
24#include <asm/fsl_serdes.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053025#include <asm/fsl_liodn.h>
Camelia Grozada9bc4e2023-07-11 15:49:25 +030026#include <clock_legacy.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053027#include <fm_eth.h>
Tang Yuantian760eafc2014-11-21 11:17:16 +080028#include "../common/sleep.h"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053029#include "t104xrdb.h"
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053030#include "cpld.h"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053031
32DECLARE_GLOBAL_DATA_PTR;
33
Camelia Grozada9bc4e2023-07-11 15:49:25 +030034#if CONFIG_IS_ENABLED(DM_SERIAL)
35int get_serial_clock(void)
36{
37 return get_bus_freq(0) / 2;
38}
39#endif
40
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053041int checkboard(void)
42{
43 struct cpu_type *cpu = gd->arch.cpu;
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053044 u8 sw;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053045
Tom Rini454a8522022-12-02 16:42:51 -050046#if defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +053047 printf("Board: %sD4RDB\n", cpu->name);
48#else
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053049 printf("Board: %sRDB\n", cpu->name);
Priyanka Jaine7597fe2015-06-05 15:29:02 +053050#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053051 printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
52 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
53
54 sw = CPLD_READ(flash_ctl_status);
55 sw = ((sw & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
56
Priyanka Jain86c6bfe2015-07-30 10:20:18 +053057 printf("vBank: %d\n", sw);
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +053058
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053059 return 0;
60}
61
Tang Yuantian760eafc2014-11-21 11:17:16 +080062int board_early_init_f(void)
63{
64#if defined(CONFIG_DEEP_SLEEP)
65 if (is_warm_boot())
66 fsl_dp_disable_console();
67#endif
68
69 return 0;
70}
71
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053072int board_early_init_r(void)
73{
Tom Rini6a5dccc2022-11-16 13:10:41 -050074#ifdef CFG_SYS_FLASH_BASE
75 const unsigned int flashbase = CFG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -070076 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053077
78 /*
79 * Remap Boot flash region to caching-inhibited
80 * so that flash can be erased properly.
81 */
82
83 /* Flush d-cache and invalidate i-cache of any FLASH data */
84 flush_dcache();
85 invalidate_icache();
86
York Sun220c3462014-06-24 21:16:20 -070087 if (flash_esel == -1) {
88 /* very unlikely unless something is messed up */
89 puts("Error: Could not find TLB for FLASH BASE\n");
90 flash_esel = 2; /* give our best effort to continue */
91 } else {
92 /* invalidate existing TLB entry for flash */
93 disable_tlb(flash_esel);
94 }
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053095
Tom Rini6a5dccc2022-11-16 13:10:41 -050096 set_tlb(1, flashbase, CFG_SYS_FLASH_BASE_PHYS,
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053097 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
98 0, flash_esel, BOOKE_PAGESZ_256M, 1);
99#endif
Camelia Groza74e45082023-07-11 15:49:24 +0300100
101 pci_init();
102
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530103 return 0;
104}
105
106int misc_init_r(void)
107{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400108 ccsr_gur_t __iomem *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530109 u32 srds_s1;
110
111 srds_s1 = in_be32(&gur->rcwsr[4]) >> 24;
112
113 printf("SERDES Reference : 0x%X\n", srds_s1);
114
115 /* select SGMII*/
116 if (srds_s1 == 0x86)
117 CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
118 MISC_CTL_SG_SEL);
119
120 /* select SGMII and Aurora*/
121 if (srds_s1 == 0x8E)
122 CPLD_WRITE(misc_ctl_status, CPLD_READ(misc_ctl_status) |
123 MISC_CTL_SG_SEL | MISC_CTL_AURORA_SEL);
124
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530125 return 0;
126}
127
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900128int ft_board_setup(void *blob, struct bd_info *bd)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530129{
130 phys_addr_t base;
131 phys_size_t size;
132
133 ft_cpu_setup(blob, bd);
134
Simon Glassda1a1342017-08-03 12:22:15 -0600135 base = env_get_bootm_low();
136 size = env_get_bootm_size();
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530137
138 fdt_fixup_memory(blob, (u64)base, (u64)size);
139
140#ifdef CONFIG_PCI
141 pci_of_setup(blob, bd);
142#endif
143
144 fdt_fixup_liodn(blob);
145
146#ifdef CONFIG_HAS_FSL_DR_USB
Sriram Dash9fd465c2016-09-16 17:12:15 +0530147 fsl_fdt_fixup_dr_usb(blob, bd);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530148#endif
149
150#ifdef CONFIG_SYS_DPAA_FMAN
Madalin Bucur70848512020-04-30 15:59:58 +0300151#ifndef CONFIG_DM_ETH
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530152 fdt_fixup_fman_ethernet(blob);
153#endif
Madalin Bucur70848512020-04-30 15:59:58 +0300154#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600155
Zhao Qiang81136a12015-08-28 10:31:50 +0800156 if (hwconfig("qe-tdm"))
157 fdt_del_diu(blob);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600158 return 0;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530159}